2005-11-10 07:26:52 -07:00
|
|
|
/*
|
|
|
|
* linux/arch/arm/mach-omap2/clock.c
|
|
|
|
*
|
2008-03-18 02:56:39 -07:00
|
|
|
* Copyright (C) 2005-2008 Texas Instruments, Inc.
|
|
|
|
* Copyright (C) 2004-2008 Nokia Corporation
|
2005-11-10 07:26:52 -07:00
|
|
|
*
|
2008-03-18 02:56:39 -07:00
|
|
|
* Contacts:
|
|
|
|
* Richard Woodruff <r-woodruff2@ti.com>
|
|
|
|
* Paul Walmsley
|
2005-11-10 07:26:52 -07:00
|
|
|
*
|
2008-03-18 02:56:39 -07:00
|
|
|
* Based on earlier work by Tuukka Tikkanen, Tony Lindgren,
|
|
|
|
* Gordon McNutt and RidgeRun, Inc.
|
2005-11-10 07:26:52 -07:00
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or modify
|
|
|
|
* it under the terms of the GNU General Public License version 2 as
|
|
|
|
* published by the Free Software Foundation.
|
|
|
|
*/
|
2008-03-18 01:35:15 -07:00
|
|
|
#undef DEBUG
|
|
|
|
|
2005-11-10 07:26:52 -07:00
|
|
|
#include <linux/module.h>
|
|
|
|
#include <linux/kernel.h>
|
|
|
|
#include <linux/device.h>
|
|
|
|
#include <linux/list.h>
|
|
|
|
#include <linux/errno.h>
|
|
|
|
#include <linux/delay.h>
|
2006-01-07 09:15:52 -07:00
|
|
|
#include <linux/clk.h>
|
2008-03-18 01:35:15 -07:00
|
|
|
#include <linux/io.h>
|
|
|
|
#include <linux/cpufreq.h>
|
2008-09-06 04:13:59 -07:00
|
|
|
#include <linux/bitops.h>
|
2005-11-10 07:26:52 -07:00
|
|
|
|
2009-10-20 09:40:47 -07:00
|
|
|
#include <plat/clock.h>
|
|
|
|
#include <plat/sram.h>
|
|
|
|
#include <plat/prcm.h>
|
2009-12-08 16:18:47 -07:00
|
|
|
#include <plat/clkdev_omap.h>
|
2006-12-13 00:02:43 -07:00
|
|
|
#include <asm/div64.h>
|
2009-01-19 08:27:29 -07:00
|
|
|
#include <asm/clkdev.h>
|
2005-11-10 07:26:52 -07:00
|
|
|
|
2009-10-20 09:40:47 -07:00
|
|
|
#include <plat/sdrc.h>
|
2008-03-18 01:35:15 -07:00
|
|
|
#include "clock.h"
|
2009-12-08 16:21:29 -07:00
|
|
|
#include "clock2xxx.h"
|
|
|
|
#include "opp2xxx.h"
|
2008-03-18 01:35:15 -07:00
|
|
|
#include "prm.h"
|
|
|
|
#include "prm-regbits-24xx.h"
|
|
|
|
#include "cm.h"
|
|
|
|
#include "cm-regbits-24xx.h"
|
2005-11-10 07:26:52 -07:00
|
|
|
|
2009-01-19 08:27:29 -07:00
|
|
|
|
2008-03-18 01:35:15 -07:00
|
|
|
/* CM_CLKEN_PLL.EN_{54,96}M_PLL options (24XX) */
|
|
|
|
#define EN_APLL_STOPPED 0
|
|
|
|
#define EN_APLL_LOCKED 3
|
2006-09-25 02:41:50 -07:00
|
|
|
|
2008-03-18 01:35:15 -07:00
|
|
|
/* CM_CLKSEL1_PLL.APLLS_CLKIN options (24XX) */
|
|
|
|
#define APLLS_CLKIN_19_2MHZ 0
|
|
|
|
#define APLLS_CLKIN_13MHZ 2
|
|
|
|
#define APLLS_CLKIN_12MHZ 3
|
|
|
|
|
2009-12-08 16:21:29 -07:00
|
|
|
struct clk *vclk, *sclk, *dclk;
|
2005-11-10 07:26:52 -07:00
|
|
|
|
2009-12-08 16:21:29 -07:00
|
|
|
void __iomem *prcm_clksrc_ctrl;
|
2009-05-25 11:26:42 -07:00
|
|
|
|
2005-11-10 07:26:52 -07:00
|
|
|
/*-------------------------------------------------------------------------
|
2008-03-18 01:35:15 -07:00
|
|
|
* Omap24xx specific clock functions
|
2005-11-10 07:26:52 -07:00
|
|
|
*-------------------------------------------------------------------------*/
|
|
|
|
|
2009-07-24 18:44:04 -07:00
|
|
|
/**
|
|
|
|
* omap2430_clk_i2chs_find_idlest - return CM_IDLEST info for 2430 I2CHS
|
|
|
|
* @clk: struct clk * being enabled
|
|
|
|
* @idlest_reg: void __iomem ** to store CM_IDLEST reg address into
|
|
|
|
* @idlest_bit: pointer to a u8 to store the CM_IDLEST bit shift into
|
|
|
|
*
|
|
|
|
* OMAP2430 I2CHS CM_IDLEST bits are in CM_IDLEST1_CORE, but the
|
|
|
|
* CM_*CLKEN bits are in CM_{I,F}CLKEN2_CORE. This custom function
|
|
|
|
* passes back the correct CM_IDLEST register address for I2CHS
|
|
|
|
* modules. No return value.
|
|
|
|
*/
|
|
|
|
static void omap2430_clk_i2chs_find_idlest(struct clk *clk,
|
|
|
|
void __iomem **idlest_reg,
|
|
|
|
u8 *idlest_bit)
|
|
|
|
{
|
|
|
|
*idlest_reg = OMAP_CM_REGADDR(CORE_MOD, CM_IDLEST);
|
|
|
|
*idlest_bit = clk->enable_bit;
|
|
|
|
}
|
|
|
|
|
2009-12-08 16:21:29 -07:00
|
|
|
/* 2430 I2CHS has non-standard IDLEST register */
|
|
|
|
const struct clkops clkops_omap2430_i2chs_wait = {
|
|
|
|
.enable = omap2_dflt_clk_enable,
|
|
|
|
.disable = omap2_dflt_clk_disable,
|
|
|
|
.find_idlest = omap2430_clk_i2chs_find_idlest,
|
|
|
|
.find_companion = omap2_clk_dflt_find_companion,
|
|
|
|
};
|
2009-07-24 18:44:04 -07:00
|
|
|
|
2008-03-18 01:35:15 -07:00
|
|
|
static int omap2_enable_osc_ck(struct clk *clk)
|
|
|
|
{
|
|
|
|
u32 pcc;
|
|
|
|
|
2009-05-25 11:26:42 -07:00
|
|
|
pcc = __raw_readl(prcm_clksrc_ctrl);
|
2008-03-18 01:35:15 -07:00
|
|
|
|
2009-05-25 11:26:42 -07:00
|
|
|
__raw_writel(pcc & ~OMAP_AUTOEXTCLKMODE_MASK, prcm_clksrc_ctrl);
|
2008-03-18 01:35:15 -07:00
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static void omap2_disable_osc_ck(struct clk *clk)
|
|
|
|
{
|
|
|
|
u32 pcc;
|
|
|
|
|
2009-05-25 11:26:42 -07:00
|
|
|
pcc = __raw_readl(prcm_clksrc_ctrl);
|
2008-03-18 01:35:15 -07:00
|
|
|
|
2009-05-25 11:26:42 -07:00
|
|
|
__raw_writel(pcc | OMAP_AUTOEXTCLKMODE_MASK, prcm_clksrc_ctrl);
|
2008-03-18 01:35:15 -07:00
|
|
|
}
|
|
|
|
|
2009-12-08 16:21:29 -07:00
|
|
|
const struct clkops clkops_oscck = {
|
|
|
|
.enable = omap2_enable_osc_ck,
|
|
|
|
.disable = omap2_disable_osc_ck,
|
2008-11-04 07:02:46 -07:00
|
|
|
};
|
|
|
|
|
2008-03-18 01:35:15 -07:00
|
|
|
#ifdef OLD_CK
|
2005-11-10 07:26:52 -07:00
|
|
|
/* Recalculate SYST_CLK */
|
2009-12-08 16:21:29 -07:00
|
|
|
static void omap2_sys_clk_recalc(struct clk *clk)
|
2005-11-10 07:26:52 -07:00
|
|
|
{
|
|
|
|
u32 div = PRCM_CLKSRC_CTRL;
|
|
|
|
div &= (1 << 7) | (1 << 6); /* Test if ext clk divided by 1 or 2 */
|
|
|
|
div >>= clk->rate_offset;
|
|
|
|
clk->rate = (clk->parent->rate / div);
|
|
|
|
propagate_rate(clk);
|
|
|
|
}
|
2008-03-18 01:35:15 -07:00
|
|
|
#endif /* OLD_CK */
|
2005-11-10 07:26:52 -07:00
|
|
|
|
|
|
|
/* Enable an APLL if off */
|
2009-12-08 16:18:46 -07:00
|
|
|
static int omap2_clk_apll_enable(struct clk *clk, u32 status_mask)
|
2005-11-10 07:26:52 -07:00
|
|
|
{
|
2008-03-18 01:35:15 -07:00
|
|
|
u32 cval, apll_mask;
|
2005-11-10 07:26:52 -07:00
|
|
|
|
2008-03-18 01:35:15 -07:00
|
|
|
apll_mask = EN_APLL_LOCKED << clk->enable_bit;
|
2005-11-10 07:26:52 -07:00
|
|
|
|
2008-03-18 01:35:15 -07:00
|
|
|
cval = cm_read_mod_reg(PLL_MOD, CM_CLKEN);
|
2005-11-10 07:26:52 -07:00
|
|
|
|
2008-03-18 01:35:15 -07:00
|
|
|
if ((cval & apll_mask) == apll_mask)
|
|
|
|
return 0; /* apll already enabled */
|
2005-11-10 07:26:52 -07:00
|
|
|
|
2008-03-18 01:35:15 -07:00
|
|
|
cval &= ~apll_mask;
|
|
|
|
cval |= apll_mask;
|
|
|
|
cm_write_mod_reg(cval, PLL_MOD, CM_CLKEN);
|
2005-11-10 07:26:52 -07:00
|
|
|
|
2009-12-08 16:18:46 -07:00
|
|
|
omap2_cm_wait_idlest(OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST), status_mask,
|
2009-07-24 18:44:04 -07:00
|
|
|
clk->name);
|
2008-03-18 01:35:15 -07:00
|
|
|
|
|
|
|
/*
|
|
|
|
* REVISIT: Should we return an error code if omap2_wait_clock_ready()
|
|
|
|
* fails?
|
|
|
|
*/
|
|
|
|
return 0;
|
2005-11-10 07:26:52 -07:00
|
|
|
}
|
|
|
|
|
2009-12-08 16:18:46 -07:00
|
|
|
static int omap2_clk_apll96_enable(struct clk *clk)
|
|
|
|
{
|
|
|
|
return omap2_clk_apll_enable(clk, OMAP24XX_ST_96M_APLL);
|
|
|
|
}
|
|
|
|
|
|
|
|
static int omap2_clk_apll54_enable(struct clk *clk)
|
|
|
|
{
|
|
|
|
return omap2_clk_apll_enable(clk, OMAP24XX_ST_54M_APLL);
|
|
|
|
}
|
|
|
|
|
2005-11-10 07:26:52 -07:00
|
|
|
/* Stop APLL */
|
2009-12-08 16:18:46 -07:00
|
|
|
static void omap2_clk_apll_disable(struct clk *clk)
|
2005-11-10 07:26:52 -07:00
|
|
|
{
|
|
|
|
u32 cval;
|
|
|
|
|
2008-03-18 01:35:15 -07:00
|
|
|
cval = cm_read_mod_reg(PLL_MOD, CM_CLKEN);
|
|
|
|
cval &= ~(EN_APLL_LOCKED << clk->enable_bit);
|
|
|
|
cm_write_mod_reg(cval, PLL_MOD, CM_CLKEN);
|
2005-11-10 07:26:52 -07:00
|
|
|
}
|
|
|
|
|
2009-12-08 16:21:29 -07:00
|
|
|
const struct clkops clkops_apll96 = {
|
|
|
|
.enable = omap2_clk_apll96_enable,
|
|
|
|
.disable = omap2_clk_apll_disable,
|
2009-12-08 16:18:46 -07:00
|
|
|
};
|
|
|
|
|
2009-12-08 16:21:29 -07:00
|
|
|
const struct clkops clkops_apll54 = {
|
|
|
|
.enable = omap2_clk_apll54_enable,
|
|
|
|
.disable = omap2_clk_apll_disable,
|
2008-11-04 07:02:46 -07:00
|
|
|
};
|
|
|
|
|
2008-03-18 01:35:15 -07:00
|
|
|
static u32 omap2_get_apll_clkin(void)
|
2005-11-10 07:26:52 -07:00
|
|
|
{
|
2009-01-27 19:12:50 -07:00
|
|
|
u32 aplls, srate = 0;
|
2005-11-10 07:26:52 -07:00
|
|
|
|
2008-03-18 01:35:15 -07:00
|
|
|
aplls = cm_read_mod_reg(PLL_MOD, CM_CLKSEL1);
|
|
|
|
aplls &= OMAP24XX_APLLS_CLKIN_MASK;
|
|
|
|
aplls >>= OMAP24XX_APLLS_CLKIN_SHIFT;
|
2005-11-10 07:26:52 -07:00
|
|
|
|
2008-03-18 01:35:15 -07:00
|
|
|
if (aplls == APLLS_CLKIN_19_2MHZ)
|
2009-01-27 19:12:50 -07:00
|
|
|
srate = 19200000;
|
2008-03-18 01:35:15 -07:00
|
|
|
else if (aplls == APLLS_CLKIN_13MHZ)
|
2009-01-27 19:12:50 -07:00
|
|
|
srate = 13000000;
|
2008-03-18 01:35:15 -07:00
|
|
|
else if (aplls == APLLS_CLKIN_12MHZ)
|
2009-01-27 19:12:50 -07:00
|
|
|
srate = 12000000;
|
2005-11-10 07:26:52 -07:00
|
|
|
|
2009-01-27 19:12:50 -07:00
|
|
|
return srate;
|
2008-03-18 01:35:15 -07:00
|
|
|
}
|
|
|
|
|
|
|
|
static u32 omap2_get_sysclkdiv(void)
|
|
|
|
{
|
|
|
|
u32 div;
|
|
|
|
|
2009-05-25 11:26:42 -07:00
|
|
|
div = __raw_readl(prcm_clksrc_ctrl);
|
2008-03-18 01:35:15 -07:00
|
|
|
div &= OMAP_SYSCLKDIV_MASK;
|
|
|
|
div >>= OMAP_SYSCLKDIV_SHIFT;
|
2005-11-10 07:26:52 -07:00
|
|
|
|
2008-03-18 01:35:15 -07:00
|
|
|
return div;
|
|
|
|
}
|
|
|
|
|
2009-12-08 16:21:29 -07:00
|
|
|
unsigned long omap2_osc_clk_recalc(struct clk *clk)
|
2008-03-18 01:35:15 -07:00
|
|
|
{
|
2009-02-12 03:12:59 -07:00
|
|
|
return omap2_get_apll_clkin() * omap2_get_sysclkdiv();
|
2008-03-18 01:35:15 -07:00
|
|
|
}
|
|
|
|
|
2009-12-08 16:21:29 -07:00
|
|
|
unsigned long omap2_sys_clk_recalc(struct clk *clk)
|
2008-03-18 01:35:15 -07:00
|
|
|
{
|
2009-02-12 03:12:59 -07:00
|
|
|
return clk->parent->rate / omap2_get_sysclkdiv();
|
2005-11-10 07:26:52 -07:00
|
|
|
}
|
|
|
|
|
2006-09-25 02:41:20 -07:00
|
|
|
/*
|
|
|
|
* Set clocks for bypass mode for reboot to work.
|
|
|
|
*/
|
|
|
|
void omap2_clk_prepare_for_reboot(void)
|
|
|
|
{
|
|
|
|
u32 rate;
|
|
|
|
|
|
|
|
if (vclk == NULL || sclk == NULL)
|
|
|
|
return;
|
|
|
|
|
|
|
|
rate = clk_get_rate(sclk);
|
|
|
|
clk_set_rate(vclk, rate);
|
|
|
|
}
|
|
|
|
|
2005-11-10 07:26:52 -07:00
|
|
|
/*
|
|
|
|
* Switch the MPU rate if specified on cmdline.
|
|
|
|
* We cannot do this early until cmdline is parsed.
|
|
|
|
*/
|
|
|
|
static int __init omap2_clk_arch_init(void)
|
|
|
|
{
|
2009-12-08 16:21:29 -07:00
|
|
|
struct clk *virt_prcm_set, *sys_ck, *dpll_ck, *mpu_ck;
|
|
|
|
unsigned long sys_ck_rate;
|
|
|
|
|
2005-11-10 07:26:52 -07:00
|
|
|
if (!mpurate)
|
|
|
|
return -EINVAL;
|
|
|
|
|
2009-12-08 16:21:29 -07:00
|
|
|
virt_prcm_set = clk_get(NULL, "virt_prcm_set");
|
|
|
|
sys_ck = clk_get(NULL, "sys_ck");
|
|
|
|
dpll_ck = clk_get(NULL, "dpll_ck");
|
|
|
|
mpu_ck = clk_get(NULL, "mpu_ck");
|
|
|
|
|
|
|
|
if (clk_set_rate(virt_prcm_set, mpurate))
|
2005-11-10 07:26:52 -07:00
|
|
|
printk(KERN_ERR "Could not find matching MPU rate\n");
|
|
|
|
|
2008-03-18 01:35:15 -07:00
|
|
|
recalculate_root_clocks();
|
2005-11-10 07:26:52 -07:00
|
|
|
|
2009-12-08 16:21:29 -07:00
|
|
|
sys_ck_rate = clk_get_rate(sys_ck);
|
|
|
|
|
|
|
|
pr_info("Switched to new clocking rate (Crystal/DPLL/MPU): "
|
|
|
|
"%ld.%01ld/%ld/%ld MHz\n",
|
|
|
|
(sys_ck_rate / 1000000), (sys_ck_rate / 100000) % 10,
|
|
|
|
(clk_get_rate(dpll_ck) / 1000000),
|
|
|
|
(clk_get_rate(mpu_ck) / 1000000));
|
2005-11-10 07:26:52 -07:00
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
arch_initcall(omap2_clk_arch_init);
|
|
|
|
|
|
|
|
|