# SPDX-License-Identifier: (GPL-2.0 OR BSD-2-Clause) # Copyright (C) 2015, 2019, 2024, Intel Corporation %YAML 1.2 --- $id: http://devicetree.org/schemas/altr,pcie-root-port.yaml# $schema: http://devicetree.org/meta-schemas/core.yaml# title: Altera PCIe Root Port maintainers: - Matthew Gerlach properties: compatible: enum: - altr,pcie-root-port-1.0 - altr,pcie-root-port-2.0 reg: items: - description: TX slave port region - description: Control register access region - description: Hard IP region minItems: 2 reg-names: items: - const: Txs - const: Cra - const: Hip minItems: 2 interrupts: maxItems: 1 interrupt-controller: true interrupt-map-mask: items: - const: 0 - const: 0 - const: 0 - const: 7 interrupt-map: maxItems: 4 "#interrupt-cells": const: 1 msi-parent: true required: - compatible - reg - reg-names - interrupts - "#interrupt-cells" - interrupt-controller - interrupt-map - interrupt-map-mask allOf: - $ref: /schemas/pci/pci-host-bridge.yaml# - if: properties: compatible: enum: - altr,pcie-root-port-1.0 then: properties: reg: maxItems: 2 reg-names: maxItems: 2 else: properties: reg: minItems: 3 reg-names: minItems: 3 unevaluatedProperties: false examples: - | #include #include pcie_0: pcie@c00000000 { compatible = "altr,pcie-root-port-1.0"; reg = <0xc0000000 0x20000000>, <0xff220000 0x00004000>; reg-names = "Txs", "Cra"; interrupt-parent = <&hps_0_arm_gic_0>; interrupts = ; interrupt-controller; #interrupt-cells = <1>; bus-range = <0x0 0xff>; device_type = "pci"; msi-parent = <&msi_to_gic_gen_0>; #address-cells = <3>; #size-cells = <2>; interrupt-map-mask = <0 0 0 7>; interrupt-map = <0 0 0 1 &pcie_0 0 0 0 1>, <0 0 0 2 &pcie_0 0 0 0 2>, <0 0 0 3 &pcie_0 0 0 0 3>, <0 0 0 4 &pcie_0 0 0 0 4>; ranges = <0x82000000 0x00000000 0x00000000 0xc0000000 0x00000000 0x10000000>, <0x82000000 0x00000000 0x10000000 0xd0000000 0x00000000 0x10000000>; };