2007-04-29 23:30:56 -07:00
|
|
|
#ifndef _ASM_POWERPC_PGTABLE_4K_H
|
|
|
|
#define _ASM_POWERPC_PGTABLE_4K_H
|
2005-11-06 17:06:55 -07:00
|
|
|
/*
|
|
|
|
* Entries per page directory level. The PTE level must use a 64b record
|
|
|
|
* for each page table entry. The PMD and PGD level use a 32b record for
|
|
|
|
* each entry by assuming that each entry is page aligned.
|
|
|
|
*/
|
|
|
|
#define PTE_INDEX_SIZE 9
|
|
|
|
#define PMD_INDEX_SIZE 7
|
|
|
|
#define PUD_INDEX_SIZE 7
|
|
|
|
#define PGD_INDEX_SIZE 9
|
|
|
|
|
2007-09-18 00:22:59 -07:00
|
|
|
#ifndef __ASSEMBLY__
|
2005-11-06 17:06:55 -07:00
|
|
|
#define PTE_TABLE_SIZE (sizeof(pte_t) << PTE_INDEX_SIZE)
|
|
|
|
#define PMD_TABLE_SIZE (sizeof(pmd_t) << PMD_INDEX_SIZE)
|
|
|
|
#define PUD_TABLE_SIZE (sizeof(pud_t) << PUD_INDEX_SIZE)
|
|
|
|
#define PGD_TABLE_SIZE (sizeof(pgd_t) << PGD_INDEX_SIZE)
|
2007-09-18 00:22:59 -07:00
|
|
|
#endif /* __ASSEMBLY__ */
|
2005-11-06 17:06:55 -07:00
|
|
|
|
|
|
|
#define PTRS_PER_PTE (1 << PTE_INDEX_SIZE)
|
|
|
|
#define PTRS_PER_PMD (1 << PMD_INDEX_SIZE)
|
|
|
|
#define PTRS_PER_PUD (1 << PMD_INDEX_SIZE)
|
|
|
|
#define PTRS_PER_PGD (1 << PGD_INDEX_SIZE)
|
|
|
|
|
|
|
|
/* PMD_SHIFT determines what a second-level page table entry can map */
|
|
|
|
#define PMD_SHIFT (PAGE_SHIFT + PTE_INDEX_SIZE)
|
|
|
|
#define PMD_SIZE (1UL << PMD_SHIFT)
|
|
|
|
#define PMD_MASK (~(PMD_SIZE-1))
|
|
|
|
|
[PATCH] ppc64: Fix bug in SLB miss handler for hugepages
This patch, however, should be applied on top of the 64k-page-size patch to
fix some problems with hugepage (some pre-existing, another introduced by
this patch).
The patch fixes a bug in the SLB miss handler for hugepages on ppc64
introduced by the dynamic hugepage patch (commit id
c594adad5653491813959277fb87a2fef54c4e05) due to a misunderstanding of the
srd instruction's behaviour (mea culpa). The problem arises when a 64-bit
process maps some hugepages in the low 4GB of the address space (unusual).
In this case, as well as the 256M segment in question being marked for
hugepages, other segments at 32G intervals will be incorrectly marked for
hugepages.
In the process, this patch tweaks the semantics of the hugepage bitmaps to
be more sensible. Previously, an address below 4G was marked for hugepages
if the appropriate segment bit in the "low areas" bitmask was set *or* if
the low bit in the "high areas" bitmap was set (which would mark all
addresses below 1TB for hugepage). With this patch, any given address is
governed by a single bitmap. Addresses below 4GB are marked for hugepage
if and only if their bit is set in the "low areas" bitmap (256M
granularity). Addresses between 4GB and 1TB are marked for hugepage iff
the low bit in the "high areas" bitmap is set. Higher addresses are marked
for hugepage iff their bit in the "high areas" bitmap is set (1TB
granularity).
To avoid conflicts, this patch must be applied on top of BenH's pending
patch for 64k base page size [0]. As such, this patch also addresses a
hugepage problem introduced by that patch. That patch allows hugepages of
1MB in size on hardware which supports it, however, that won't work when
using 4k pages (4 level pagetable), because in that case hugepage PTEs are
stored at the PMD level, and each PMD entry maps 2MB. This patch simply
disallows hugepages in that case (we can do something cleverer to re-enable
them some other day).
Built, booted, and a handful of hugepage related tests passed on POWER5
LPAR (both ARCH=powerpc and ARCH=ppc64).
[0] http://gate.crashing.org/~benh/ppc64-64k-pages.diff
Signed-off-by: David Gibson <david@gibson.dropbear.id.au>
Cc: Benjamin Herrenschmidt <benh@kernel.crashing.org>
Cc: Paul Mackerras <paulus@samba.org>
Signed-off-by: Andrew Morton <akpm@osdl.org>
Signed-off-by: Linus Torvalds <torvalds@osdl.org>
2005-11-07 01:57:52 -07:00
|
|
|
/* With 4k base page size, hugepage PTEs go at the PMD level */
|
|
|
|
#define MIN_HUGEPTE_SHIFT PMD_SHIFT
|
|
|
|
|
2005-11-06 17:06:55 -07:00
|
|
|
/* PUD_SHIFT determines what a third-level page table entry can map */
|
|
|
|
#define PUD_SHIFT (PMD_SHIFT + PMD_INDEX_SIZE)
|
|
|
|
#define PUD_SIZE (1UL << PUD_SHIFT)
|
|
|
|
#define PUD_MASK (~(PUD_SIZE-1))
|
|
|
|
|
|
|
|
/* PGDIR_SHIFT determines what a fourth-level page table entry can map */
|
|
|
|
#define PGDIR_SHIFT (PUD_SHIFT + PUD_INDEX_SIZE)
|
|
|
|
#define PGDIR_SIZE (1UL << PGDIR_SHIFT)
|
|
|
|
#define PGDIR_MASK (~(PGDIR_SIZE-1))
|
|
|
|
|
|
|
|
/* PTE bits */
|
2008-06-10 22:37:10 -07:00
|
|
|
#define _PAGE_HASHPTE 0x0400 /* software: pte has an associated HPTE */
|
2005-11-06 17:06:55 -07:00
|
|
|
#define _PAGE_SECONDARY 0x8000 /* software: HPTE is in secondary group */
|
|
|
|
#define _PAGE_GROUP_IX 0x7000 /* software: HPTE index within group */
|
|
|
|
#define _PAGE_F_SECOND _PAGE_SECONDARY
|
|
|
|
#define _PAGE_F_GIX _PAGE_GROUP_IX
|
2008-07-27 20:28:03 -07:00
|
|
|
#define _PAGE_SPECIAL 0x10000 /* software: special page */
|
|
|
|
#define __HAVE_ARCH_PTE_SPECIAL
|
2005-11-06 17:06:55 -07:00
|
|
|
|
|
|
|
/* PTE flags to conserve for HPTE identification */
|
|
|
|
#define _PAGE_HPTEFLAGS (_PAGE_BUSY | _PAGE_HASHPTE | \
|
|
|
|
_PAGE_SECONDARY | _PAGE_GROUP_IX)
|
|
|
|
|
2008-07-23 21:27:08 -07:00
|
|
|
/* There is no 4K PFN hack on 4K pages */
|
|
|
|
#define _PAGE_4K_PFN 0
|
|
|
|
|
2005-11-06 17:06:55 -07:00
|
|
|
/* PAGE_MASK gives the right answer below, but only by accident */
|
|
|
|
/* It should be preserving the high 48 bits and then specifically */
|
|
|
|
/* preserving _PAGE_SECONDARY | _PAGE_GROUP_IX */
|
|
|
|
#define _PAGE_CHG_MASK (PAGE_MASK | _PAGE_ACCESSED | _PAGE_DIRTY | \
|
|
|
|
_PAGE_HPTEFLAGS)
|
|
|
|
|
|
|
|
/* Bits to mask out from a PMD to get to the PTE page */
|
|
|
|
#define PMD_MASKED_BITS 0
|
|
|
|
/* Bits to mask out from a PUD to get to the PMD page */
|
|
|
|
#define PUD_MASKED_BITS 0
|
|
|
|
/* Bits to mask out from a PGD to get to the PUD page */
|
|
|
|
#define PGD_MASKED_BITS 0
|
|
|
|
|
|
|
|
/* shift to put page number into pte */
|
|
|
|
#define PTE_RPN_SHIFT (17)
|
|
|
|
|
2006-02-19 20:05:56 -07:00
|
|
|
#ifdef STRICT_MM_TYPECHECKS
|
|
|
|
#define __real_pte(e,p) ((real_pte_t){(e)})
|
|
|
|
#define __rpte_to_pte(r) ((r).pte)
|
|
|
|
#else
|
|
|
|
#define __real_pte(e,p) (e)
|
|
|
|
#define __rpte_to_pte(r) (__pte(r))
|
|
|
|
#endif
|
|
|
|
#define __rpte_to_hidx(r,index) (pte_val(__rpte_to_pte(r)) >> 12)
|
2005-11-06 17:06:55 -07:00
|
|
|
|
|
|
|
#define pte_iterate_hashed_subpages(rpte, psize, va, index, shift) \
|
|
|
|
do { \
|
|
|
|
index = 0; \
|
|
|
|
shift = mmu_psize_defs[psize].shift; \
|
|
|
|
|
|
|
|
#define pte_iterate_hashed_end() } while(0)
|
|
|
|
|
2007-05-07 23:27:28 -07:00
|
|
|
#ifdef CONFIG_PPC_HAS_HASH_64K
|
|
|
|
#define pte_pagesize_index(mm, addr, pte) get_slice_psize(mm, addr)
|
|
|
|
#else
|
|
|
|
#define pte_pagesize_index(mm, addr, pte) MMU_PAGE_4K
|
|
|
|
#endif
|
2006-06-14 17:45:18 -07:00
|
|
|
|
2005-11-06 17:06:55 -07:00
|
|
|
/*
|
|
|
|
* 4-level page tables related bits
|
|
|
|
*/
|
|
|
|
|
|
|
|
#define pgd_none(pgd) (!pgd_val(pgd))
|
|
|
|
#define pgd_bad(pgd) (pgd_val(pgd) == 0)
|
|
|
|
#define pgd_present(pgd) (pgd_val(pgd) != 0)
|
|
|
|
#define pgd_clear(pgdp) (pgd_val(*(pgdp)) = 0)
|
2006-09-25 23:31:48 -07:00
|
|
|
#define pgd_page_vaddr(pgd) (pgd_val(pgd) & ~PGD_MASKED_BITS)
|
|
|
|
#define pgd_page(pgd) virt_to_page(pgd_page_vaddr(pgd))
|
2005-11-06 17:06:55 -07:00
|
|
|
|
|
|
|
#define pud_offset(pgdp, addr) \
|
2006-09-25 23:31:48 -07:00
|
|
|
(((pud_t *) pgd_page_vaddr(*(pgdp))) + \
|
2005-11-06 17:06:55 -07:00
|
|
|
(((addr) >> PUD_SHIFT) & (PTRS_PER_PUD - 1)))
|
|
|
|
|
|
|
|
#define pud_ERROR(e) \
|
2006-03-02 22:24:06 -07:00
|
|
|
printk("%s:%d: bad pud %08lx.\n", __FILE__, __LINE__, pud_val(e))
|
[POWERPC] Allow drivers to map individual 4k pages to userspace
Some drivers have resources that they want to be able to map into
userspace that are 4k in size. On a kernel configured with 64k pages
we currently end up mapping the 4k we want plus another 60k of
physical address space, which could contain anything. This can
introduce security problems, for example in the case of an infiniband
adaptor where the other 60k could contain registers that some other
program is using for its communications.
This patch adds a new function, remap_4k_pfn, which drivers can use to
map a single 4k page to userspace regardless of whether the kernel is
using a 4k or a 64k page size. Like remap_pfn_range, it would
typically be called in a driver's mmap function. It only maps a
single 4k page, which on a 64k page kernel appears replicated 16 times
throughout a 64k page. On a 4k page kernel it reduces to a call to
remap_pfn_range.
The way this works on a 64k kernel is that a new bit, _PAGE_4K_PFN,
gets set on the linux PTE. This alters the way that __hash_page_4K
computes the real address to put in the HPTE. The RPN field of the
linux PTE becomes the 4k RPN directly rather than being interpreted as
a 64k RPN. Since the RPN field is 32 bits, this means that physical
addresses being mapped with remap_4k_pfn have to be below 2^44,
i.e. 0x100000000000.
The patch also factors out the code in arch/powerpc/mm/hash_utils_64.c
that deals with demoting a process to use 4k pages into one function
that gets called in the various different places where we need to do
that. There were some discrepancies between exactly what was done in
the various places, such as a call to spu_flush_all_slbs in one case
but not in others.
Signed-off-by: Paul Mackerras <paulus@samba.org>
2007-04-03 04:24:02 -07:00
|
|
|
|
|
|
|
#define remap_4k_pfn(vma, addr, pfn, prot) \
|
|
|
|
remap_pfn_range((vma), (addr), (pfn), PAGE_SIZE, (prot))
|
2007-04-29 23:30:56 -07:00
|
|
|
#endif /* _ASM_POWERPC_PGTABLE_4K_H */
|