2009-04-23 04:24:13 -07:00
|
|
|
/*
|
|
|
|
* Freescale STMP37XX/STMP378X common interrupt handling code
|
|
|
|
*
|
|
|
|
* Author: Vladislav Buzov <vbuzov@embeddedalley.com>
|
|
|
|
*
|
|
|
|
* Copyright 2008 Freescale Semiconductor, Inc. All Rights Reserved.
|
|
|
|
* Copyright 2008 Embedded Alley Solutions, Inc All Rights Reserved.
|
|
|
|
*/
|
|
|
|
|
|
|
|
/*
|
|
|
|
* The code contained herein is licensed under the GNU General Public
|
|
|
|
* License. You may obtain a copy of the GNU General Public License
|
|
|
|
* Version 2 or later at the following locations:
|
|
|
|
*
|
|
|
|
* http://www.opensource.org/licenses/gpl-license.html
|
|
|
|
* http://www.gnu.org/copyleft/gpl.html
|
|
|
|
*/
|
|
|
|
#include <linux/init.h>
|
|
|
|
#include <linux/interrupt.h>
|
|
|
|
#include <linux/delay.h>
|
|
|
|
#include <linux/irq.h>
|
|
|
|
#include <linux/sysdev.h>
|
|
|
|
|
|
|
|
#include <mach/stmp3xxx.h>
|
2009-05-31 05:32:11 -07:00
|
|
|
#include <mach/platform.h>
|
2009-04-23 04:24:13 -07:00
|
|
|
#include <mach/regs-icoll.h>
|
|
|
|
|
|
|
|
void __init stmp3xxx_init_irq(struct irq_chip *chip)
|
|
|
|
{
|
2009-05-31 05:32:11 -07:00
|
|
|
unsigned int i, lv;
|
2009-04-23 04:24:13 -07:00
|
|
|
|
|
|
|
/* Reset the interrupt controller */
|
2009-05-31 05:32:11 -07:00
|
|
|
stmp3xxx_reset_block(REGS_ICOLL_BASE + HW_ICOLL_CTRL, true);
|
2009-04-23 04:24:13 -07:00
|
|
|
|
|
|
|
/* Disable all interrupts initially */
|
|
|
|
for (i = 0; i < NR_REAL_IRQS; i++) {
|
|
|
|
chip->mask(i);
|
|
|
|
set_irq_chip(i, chip);
|
|
|
|
set_irq_handler(i, handle_level_irq);
|
|
|
|
set_irq_flags(i, IRQF_VALID | IRQF_PROBE);
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Ensure vector is cleared */
|
2009-05-31 05:32:11 -07:00
|
|
|
for (lv = 0; lv < 4; lv++)
|
|
|
|
__raw_writel(1 << lv, REGS_ICOLL_BASE + HW_ICOLL_LEVELACK);
|
|
|
|
__raw_writel(0, REGS_ICOLL_BASE + HW_ICOLL_VECTOR);
|
2009-04-23 04:24:13 -07:00
|
|
|
|
|
|
|
/* Barrier */
|
2009-05-31 05:32:11 -07:00
|
|
|
(void)__raw_readl(REGS_ICOLL_BASE + HW_ICOLL_STAT);
|
2009-04-23 04:24:13 -07:00
|
|
|
}
|
|
|
|
|