2019-06-04 01:11:33 -07:00
|
|
|
// SPDX-License-Identifier: GPL-2.0-only
|
2009-06-05 03:28:40 -07:00
|
|
|
/*
|
|
|
|
* ALSA SoC McASP Audio Layer for TI DAVINCI processor
|
|
|
|
*
|
|
|
|
* Multi-channel Audio Serial Port Driver
|
|
|
|
*
|
|
|
|
* Author: Nirmal Pandey <n-pandey@ti.com>,
|
|
|
|
* Suresh Rajashekara <suresh.r@ti.com>
|
|
|
|
* Steve Chen <schen@.mvista.com>
|
|
|
|
*
|
|
|
|
* Copyright: (C) 2009 MontaVista Software, Inc., <source@mvista.com>
|
|
|
|
* Copyright: (C) 2009 Texas Instruments, India
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <linux/init.h>
|
|
|
|
#include <linux/module.h>
|
|
|
|
#include <linux/device.h>
|
include cleanup: Update gfp.h and slab.h includes to prepare for breaking implicit slab.h inclusion from percpu.h
percpu.h is included by sched.h and module.h and thus ends up being
included when building most .c files. percpu.h includes slab.h which
in turn includes gfp.h making everything defined by the two files
universally available and complicating inclusion dependencies.
percpu.h -> slab.h dependency is about to be removed. Prepare for
this change by updating users of gfp and slab facilities include those
headers directly instead of assuming availability. As this conversion
needs to touch large number of source files, the following script is
used as the basis of conversion.
http://userweb.kernel.org/~tj/misc/slabh-sweep.py
The script does the followings.
* Scan files for gfp and slab usages and update includes such that
only the necessary includes are there. ie. if only gfp is used,
gfp.h, if slab is used, slab.h.
* When the script inserts a new include, it looks at the include
blocks and try to put the new include such that its order conforms
to its surrounding. It's put in the include block which contains
core kernel includes, in the same order that the rest are ordered -
alphabetical, Christmas tree, rev-Xmas-tree or at the end if there
doesn't seem to be any matching order.
* If the script can't find a place to put a new include (mostly
because the file doesn't have fitting include block), it prints out
an error message indicating which .h file needs to be added to the
file.
The conversion was done in the following steps.
1. The initial automatic conversion of all .c files updated slightly
over 4000 files, deleting around 700 includes and adding ~480 gfp.h
and ~3000 slab.h inclusions. The script emitted errors for ~400
files.
2. Each error was manually checked. Some didn't need the inclusion,
some needed manual addition while adding it to implementation .h or
embedding .c file was more appropriate for others. This step added
inclusions to around 150 files.
3. The script was run again and the output was compared to the edits
from #2 to make sure no file was left behind.
4. Several build tests were done and a couple of problems were fixed.
e.g. lib/decompress_*.c used malloc/free() wrappers around slab
APIs requiring slab.h to be added manually.
5. The script was run on all .h files but without automatically
editing them as sprinkling gfp.h and slab.h inclusions around .h
files could easily lead to inclusion dependency hell. Most gfp.h
inclusion directives were ignored as stuff from gfp.h was usually
wildly available and often used in preprocessor macros. Each
slab.h inclusion directive was examined and added manually as
necessary.
6. percpu.h was updated not to include slab.h.
7. Build test were done on the following configurations and failures
were fixed. CONFIG_GCOV_KERNEL was turned off for all tests (as my
distributed build env didn't work with gcov compiles) and a few
more options had to be turned off depending on archs to make things
build (like ipr on powerpc/64 which failed due to missing writeq).
* x86 and x86_64 UP and SMP allmodconfig and a custom test config.
* powerpc and powerpc64 SMP allmodconfig
* sparc and sparc64 SMP allmodconfig
* ia64 SMP allmodconfig
* s390 SMP allmodconfig
* alpha SMP allmodconfig
* um on x86_64 SMP allmodconfig
8. percpu.h modifications were reverted so that it could be applied as
a separate patch and serve as bisection point.
Given the fact that I had only a couple of failures from tests on step
6, I'm fairly confident about the coverage of this conversion patch.
If there is a breakage, it's likely to be something in one of the arch
headers which should be easily discoverable easily on most builds of
the specific arch.
Signed-off-by: Tejun Heo <tj@kernel.org>
Guess-its-ok-by: Christoph Lameter <cl@linux-foundation.org>
Cc: Ingo Molnar <mingo@redhat.com>
Cc: Lee Schermerhorn <Lee.Schermerhorn@hp.com>
2010-03-24 01:04:11 -07:00
|
|
|
#include <linux/slab.h>
|
2009-06-05 03:28:40 -07:00
|
|
|
#include <linux/delay.h>
|
|
|
|
#include <linux/io.h>
|
2013-11-14 02:35:35 -07:00
|
|
|
#include <linux/clk.h>
|
2012-08-08 08:10:32 -07:00
|
|
|
#include <linux/pm_runtime.h>
|
2012-08-27 06:26:42 -07:00
|
|
|
#include <linux/of.h>
|
2015-03-03 07:45:20 -07:00
|
|
|
#include <linux/platform_data/davinci_asp.h>
|
2015-03-20 04:31:08 -07:00
|
|
|
#include <linux/math64.h>
|
2018-11-16 06:41:39 -07:00
|
|
|
#include <linux/bitmap.h>
|
2019-01-03 07:05:52 -07:00
|
|
|
#include <linux/gpio/driver.h>
|
2009-06-05 03:28:40 -07:00
|
|
|
|
2014-03-27 03:27:40 -07:00
|
|
|
#include <sound/asoundef.h>
|
2009-06-05 03:28:40 -07:00
|
|
|
#include <sound/core.h>
|
|
|
|
#include <sound/pcm.h>
|
|
|
|
#include <sound/pcm_params.h>
|
|
|
|
#include <sound/initval.h>
|
|
|
|
#include <sound/soc.h>
|
2013-11-14 02:35:34 -07:00
|
|
|
#include <sound/dmaengine_pcm.h>
|
2009-06-05 03:28:40 -07:00
|
|
|
|
2014-07-16 05:12:04 -07:00
|
|
|
#include "edma-pcm.h"
|
2018-12-17 05:21:34 -07:00
|
|
|
#include "sdma-pcm.h"
|
2020-02-10 07:09:50 -07:00
|
|
|
#include "udma-pcm.h"
|
2009-06-05 03:28:40 -07:00
|
|
|
#include "davinci-mcasp.h"
|
|
|
|
|
2014-04-01 05:55:09 -07:00
|
|
|
#define MCASP_MAX_AFIFO_DEPTH 64
|
|
|
|
|
2019-03-07 03:11:30 -07:00
|
|
|
#ifdef CONFIG_PM
|
2014-10-01 06:02:11 -07:00
|
|
|
static u32 context_regs[] = {
|
|
|
|
DAVINCI_MCASP_TXFMCTL_REG,
|
|
|
|
DAVINCI_MCASP_RXFMCTL_REG,
|
|
|
|
DAVINCI_MCASP_TXFMT_REG,
|
|
|
|
DAVINCI_MCASP_RXFMT_REG,
|
|
|
|
DAVINCI_MCASP_ACLKXCTL_REG,
|
|
|
|
DAVINCI_MCASP_ACLKRCTL_REG,
|
2014-10-01 06:02:12 -07:00
|
|
|
DAVINCI_MCASP_AHCLKXCTL_REG,
|
|
|
|
DAVINCI_MCASP_AHCLKRCTL_REG,
|
2014-10-01 06:02:11 -07:00
|
|
|
DAVINCI_MCASP_PDIR_REG,
|
2019-01-03 07:05:52 -07:00
|
|
|
DAVINCI_MCASP_PFUNC_REG,
|
2014-10-01 06:02:12 -07:00
|
|
|
DAVINCI_MCASP_RXMASK_REG,
|
|
|
|
DAVINCI_MCASP_TXMASK_REG,
|
|
|
|
DAVINCI_MCASP_RXTDM_REG,
|
|
|
|
DAVINCI_MCASP_TXTDM_REG,
|
2014-10-01 06:02:11 -07:00
|
|
|
};
|
|
|
|
|
2014-02-03 05:51:52 -07:00
|
|
|
struct davinci_mcasp_context {
|
2014-10-01 06:02:11 -07:00
|
|
|
u32 config_regs[ARRAY_SIZE(context_regs)];
|
2014-10-01 06:02:12 -07:00
|
|
|
u32 afifo_regs[2]; /* for read/write fifo control registers */
|
|
|
|
u32 *xrsr_regs; /* for serializer configuration */
|
2015-03-05 07:55:21 -07:00
|
|
|
bool pm_state;
|
2014-02-03 05:51:52 -07:00
|
|
|
};
|
2019-03-07 03:11:30 -07:00
|
|
|
#endif
|
2014-02-03 05:51:52 -07:00
|
|
|
|
2015-03-20 04:31:08 -07:00
|
|
|
struct davinci_mcasp_ruledata {
|
|
|
|
struct davinci_mcasp *mcasp;
|
|
|
|
int serializers;
|
|
|
|
};
|
|
|
|
|
2013-11-14 02:35:29 -07:00
|
|
|
struct davinci_mcasp {
|
2013-11-14 02:35:34 -07:00
|
|
|
struct snd_dmaengine_dai_dma_data dma_data[2];
|
2020-11-06 00:25:50 -07:00
|
|
|
struct davinci_mcasp_pdata *pdata;
|
2013-11-14 02:35:26 -07:00
|
|
|
void __iomem *base;
|
2013-11-14 02:35:31 -07:00
|
|
|
u32 fifo_base;
|
2013-11-14 02:35:26 -07:00
|
|
|
struct device *dev;
|
2014-11-12 07:38:05 -07:00
|
|
|
struct snd_pcm_substream *substreams[2];
|
2016-03-11 04:18:51 -07:00
|
|
|
unsigned int dai_fmt;
|
2013-11-14 02:35:26 -07:00
|
|
|
|
2021-07-05 12:42:45 -07:00
|
|
|
u32 iec958_status;
|
|
|
|
|
2020-11-06 00:25:51 -07:00
|
|
|
/* Audio can not be enabled due to missing parameter(s) */
|
|
|
|
bool missing_audio_param;
|
|
|
|
|
2013-11-14 02:35:26 -07:00
|
|
|
/* McASP specific data */
|
|
|
|
int tdm_slots;
|
2015-09-09 11:27:44 -07:00
|
|
|
u32 tdm_mask[2];
|
|
|
|
int slot_width;
|
2013-11-14 02:35:26 -07:00
|
|
|
u8 op_mode;
|
2018-11-16 06:41:41 -07:00
|
|
|
u8 dismod;
|
2013-11-14 02:35:26 -07:00
|
|
|
u8 num_serializer;
|
|
|
|
u8 *serial_dir;
|
|
|
|
u8 version;
|
2014-07-16 05:04:41 -07:00
|
|
|
u8 bclk_div;
|
2013-11-14 02:35:33 -07:00
|
|
|
int streams;
|
2014-11-12 07:38:05 -07:00
|
|
|
u32 irq_request[2];
|
2013-11-14 02:35:26 -07:00
|
|
|
|
2014-01-27 08:37:52 -07:00
|
|
|
int sysclk_freq;
|
|
|
|
bool bclk_master;
|
2019-06-11 05:29:41 -07:00
|
|
|
u32 auxclk_fs_ratio;
|
2014-01-27 08:37:52 -07:00
|
|
|
|
2018-11-16 06:41:39 -07:00
|
|
|
unsigned long pdir; /* Pin direction bitfield */
|
|
|
|
|
2013-11-14 02:35:26 -07:00
|
|
|
/* McASP FIFO related */
|
|
|
|
u8 txnumevt;
|
|
|
|
u8 rxnumevt;
|
|
|
|
|
2013-11-14 02:35:32 -07:00
|
|
|
bool dat_port;
|
|
|
|
|
2014-11-10 03:32:16 -07:00
|
|
|
/* Used for comstraint setting on the second stream */
|
|
|
|
u32 channels;
|
2019-07-25 23:42:44 -07:00
|
|
|
int max_format_width;
|
2019-07-25 01:34:32 -07:00
|
|
|
u8 active_serializers[2];
|
2014-11-10 03:32:16 -07:00
|
|
|
|
2019-01-03 07:05:52 -07:00
|
|
|
#ifdef CONFIG_GPIOLIB
|
|
|
|
struct gpio_chip gpio_chip;
|
|
|
|
#endif
|
|
|
|
|
2019-01-03 07:05:50 -07:00
|
|
|
#ifdef CONFIG_PM
|
2014-02-03 05:51:52 -07:00
|
|
|
struct davinci_mcasp_context context;
|
2013-11-14 02:35:26 -07:00
|
|
|
#endif
|
2015-03-20 04:31:08 -07:00
|
|
|
|
|
|
|
struct davinci_mcasp_ruledata ruledata[2];
|
2015-04-23 06:16:05 -07:00
|
|
|
struct snd_pcm_hw_constraint_list chconstr[2];
|
2013-11-14 02:35:26 -07:00
|
|
|
};
|
|
|
|
|
2013-11-14 02:35:36 -07:00
|
|
|
static inline void mcasp_set_bits(struct davinci_mcasp *mcasp, u32 offset,
|
|
|
|
u32 val)
|
2009-06-05 03:28:40 -07:00
|
|
|
{
|
2013-11-14 02:35:36 -07:00
|
|
|
void __iomem *reg = mcasp->base + offset;
|
2009-06-05 03:28:40 -07:00
|
|
|
__raw_writel(__raw_readl(reg) | val, reg);
|
|
|
|
}
|
|
|
|
|
2013-11-14 02:35:36 -07:00
|
|
|
static inline void mcasp_clr_bits(struct davinci_mcasp *mcasp, u32 offset,
|
|
|
|
u32 val)
|
2009-06-05 03:28:40 -07:00
|
|
|
{
|
2013-11-14 02:35:36 -07:00
|
|
|
void __iomem *reg = mcasp->base + offset;
|
2009-06-05 03:28:40 -07:00
|
|
|
__raw_writel((__raw_readl(reg) & ~(val)), reg);
|
|
|
|
}
|
|
|
|
|
2013-11-14 02:35:36 -07:00
|
|
|
static inline void mcasp_mod_bits(struct davinci_mcasp *mcasp, u32 offset,
|
|
|
|
u32 val, u32 mask)
|
2009-06-05 03:28:40 -07:00
|
|
|
{
|
2013-11-14 02:35:36 -07:00
|
|
|
void __iomem *reg = mcasp->base + offset;
|
2009-06-05 03:28:40 -07:00
|
|
|
__raw_writel((__raw_readl(reg) & ~mask) | val, reg);
|
|
|
|
}
|
|
|
|
|
2013-11-14 02:35:36 -07:00
|
|
|
static inline void mcasp_set_reg(struct davinci_mcasp *mcasp, u32 offset,
|
|
|
|
u32 val)
|
2009-06-05 03:28:40 -07:00
|
|
|
{
|
2013-11-14 02:35:36 -07:00
|
|
|
__raw_writel(val, mcasp->base + offset);
|
2009-06-05 03:28:40 -07:00
|
|
|
}
|
|
|
|
|
2013-11-14 02:35:36 -07:00
|
|
|
static inline u32 mcasp_get_reg(struct davinci_mcasp *mcasp, u32 offset)
|
2009-06-05 03:28:40 -07:00
|
|
|
{
|
2013-11-14 02:35:36 -07:00
|
|
|
return (u32)__raw_readl(mcasp->base + offset);
|
2009-06-05 03:28:40 -07:00
|
|
|
}
|
|
|
|
|
2013-11-14 02:35:36 -07:00
|
|
|
static void mcasp_set_ctl_reg(struct davinci_mcasp *mcasp, u32 ctl_reg, u32 val)
|
2009-06-05 03:28:40 -07:00
|
|
|
{
|
|
|
|
int i = 0;
|
|
|
|
|
2013-11-14 02:35:36 -07:00
|
|
|
mcasp_set_bits(mcasp, ctl_reg, val);
|
2009-06-05 03:28:40 -07:00
|
|
|
|
|
|
|
/* programming GBLCTL needs to read back from GBLCTL and verfiy */
|
|
|
|
/* loop count is to avoid the lock-up */
|
|
|
|
for (i = 0; i < 1000; i++) {
|
2013-11-14 02:35:36 -07:00
|
|
|
if ((mcasp_get_reg(mcasp, ctl_reg) & val) == val)
|
2009-06-05 03:28:40 -07:00
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
2013-11-14 02:35:36 -07:00
|
|
|
if (i == 1000 && ((mcasp_get_reg(mcasp, ctl_reg) & val) != val))
|
2009-06-05 03:28:40 -07:00
|
|
|
printk(KERN_ERR "GBLCTL write error\n");
|
|
|
|
}
|
|
|
|
|
2013-11-14 02:35:33 -07:00
|
|
|
static bool mcasp_is_synchronous(struct davinci_mcasp *mcasp)
|
|
|
|
{
|
2013-11-14 02:35:36 -07:00
|
|
|
u32 rxfmctl = mcasp_get_reg(mcasp, DAVINCI_MCASP_RXFMCTL_REG);
|
|
|
|
u32 aclkxctl = mcasp_get_reg(mcasp, DAVINCI_MCASP_ACLKXCTL_REG);
|
2013-11-14 02:35:33 -07:00
|
|
|
|
|
|
|
return !(aclkxctl & TX_ASYNC) && rxfmctl & AFSRE;
|
|
|
|
}
|
|
|
|
|
2018-11-16 06:41:39 -07:00
|
|
|
static inline void mcasp_set_clk_pdir(struct davinci_mcasp *mcasp, bool enable)
|
|
|
|
{
|
|
|
|
u32 bit = PIN_BIT_AMUTE;
|
|
|
|
|
|
|
|
for_each_set_bit_from(bit, &mcasp->pdir, PIN_BIT_AFSR + 1) {
|
|
|
|
if (enable)
|
|
|
|
mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, BIT(bit));
|
|
|
|
else
|
|
|
|
mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG, BIT(bit));
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline void mcasp_set_axr_pdir(struct davinci_mcasp *mcasp, bool enable)
|
|
|
|
{
|
|
|
|
u32 bit;
|
|
|
|
|
2019-07-25 01:34:23 -07:00
|
|
|
for_each_set_bit(bit, &mcasp->pdir, PIN_BIT_AMUTE) {
|
2018-11-16 06:41:39 -07:00
|
|
|
if (enable)
|
|
|
|
mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, BIT(bit));
|
|
|
|
else
|
|
|
|
mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG, BIT(bit));
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2013-11-14 02:35:29 -07:00
|
|
|
static void mcasp_start_rx(struct davinci_mcasp *mcasp)
|
2009-06-05 03:28:40 -07:00
|
|
|
{
|
2014-10-29 04:55:47 -07:00
|
|
|
if (mcasp->rxnumevt) { /* enable FIFO */
|
|
|
|
u32 reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
|
|
|
|
|
|
|
|
mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
|
|
|
|
mcasp_set_bits(mcasp, reg, FIFO_ENABLE);
|
|
|
|
}
|
|
|
|
|
2014-10-29 04:55:45 -07:00
|
|
|
/* Start clocks */
|
2013-11-14 02:35:36 -07:00
|
|
|
mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXHCLKRST);
|
|
|
|
mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXCLKRST);
|
2013-11-14 02:35:33 -07:00
|
|
|
/*
|
|
|
|
* When ASYNC == 0 the transmit and receive sections operate
|
|
|
|
* synchronously from the transmit clock and frame sync. We need to make
|
|
|
|
* sure that the TX signlas are enabled when starting reception.
|
|
|
|
*/
|
|
|
|
if (mcasp_is_synchronous(mcasp)) {
|
2013-11-14 02:35:36 -07:00
|
|
|
mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXHCLKRST);
|
|
|
|
mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXCLKRST);
|
2019-07-25 01:34:23 -07:00
|
|
|
mcasp_set_clk_pdir(mcasp, true);
|
2013-11-14 02:35:33 -07:00
|
|
|
}
|
|
|
|
|
2014-10-29 04:55:45 -07:00
|
|
|
/* Activate serializer(s) */
|
2018-11-16 06:41:38 -07:00
|
|
|
mcasp_set_reg(mcasp, DAVINCI_MCASP_RXSTAT_REG, 0xFFFFFFFF);
|
2013-11-14 02:35:36 -07:00
|
|
|
mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXSERCLR);
|
2014-10-29 04:55:45 -07:00
|
|
|
/* Release RX state machine */
|
2013-11-14 02:35:36 -07:00
|
|
|
mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXSMRST);
|
2014-10-29 04:55:45 -07:00
|
|
|
/* Release Frame Sync generator */
|
2013-11-14 02:35:36 -07:00
|
|
|
mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXFSRST);
|
2013-11-14 02:35:33 -07:00
|
|
|
if (mcasp_is_synchronous(mcasp))
|
2013-11-14 02:35:36 -07:00
|
|
|
mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXFSRST);
|
2014-11-12 07:38:05 -07:00
|
|
|
|
|
|
|
/* enable receive IRQs */
|
|
|
|
mcasp_set_bits(mcasp, DAVINCI_MCASP_EVTCTLR_REG,
|
|
|
|
mcasp->irq_request[SNDRV_PCM_STREAM_CAPTURE]);
|
2009-06-05 03:28:40 -07:00
|
|
|
}
|
|
|
|
|
2013-11-14 02:35:29 -07:00
|
|
|
static void mcasp_start_tx(struct davinci_mcasp *mcasp)
|
2009-06-05 03:28:40 -07:00
|
|
|
{
|
2009-08-11 13:58:52 -07:00
|
|
|
u32 cnt;
|
|
|
|
|
2014-10-29 04:55:47 -07:00
|
|
|
if (mcasp->txnumevt) { /* enable FIFO */
|
|
|
|
u32 reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
|
|
|
|
|
|
|
|
mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
|
|
|
|
mcasp_set_bits(mcasp, reg, FIFO_ENABLE);
|
|
|
|
}
|
|
|
|
|
2014-10-29 04:55:44 -07:00
|
|
|
/* Start clocks */
|
2013-11-14 02:35:36 -07:00
|
|
|
mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXHCLKRST);
|
|
|
|
mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXCLKRST);
|
2018-11-16 06:41:39 -07:00
|
|
|
mcasp_set_clk_pdir(mcasp, true);
|
|
|
|
|
2014-10-29 04:55:44 -07:00
|
|
|
/* Activate serializer(s) */
|
2018-11-16 06:41:38 -07:00
|
|
|
mcasp_set_reg(mcasp, DAVINCI_MCASP_TXSTAT_REG, 0xFFFFFFFF);
|
2013-11-14 02:35:36 -07:00
|
|
|
mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXSERCLR);
|
2009-06-05 03:28:40 -07:00
|
|
|
|
2014-10-29 04:55:44 -07:00
|
|
|
/* wait for XDATA to be cleared */
|
2009-08-11 13:58:52 -07:00
|
|
|
cnt = 0;
|
2015-12-11 04:06:24 -07:00
|
|
|
while ((mcasp_get_reg(mcasp, DAVINCI_MCASP_TXSTAT_REG) & XRDATA) &&
|
|
|
|
(cnt < 100000))
|
2009-08-11 13:58:52 -07:00
|
|
|
cnt++;
|
|
|
|
|
2018-11-16 06:41:39 -07:00
|
|
|
mcasp_set_axr_pdir(mcasp, true);
|
|
|
|
|
2014-10-29 04:55:44 -07:00
|
|
|
/* Release TX state machine */
|
|
|
|
mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXSMRST);
|
|
|
|
/* Release Frame Sync generator */
|
|
|
|
mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXFSRST);
|
2014-11-12 07:38:05 -07:00
|
|
|
|
|
|
|
/* enable transmit IRQs */
|
|
|
|
mcasp_set_bits(mcasp, DAVINCI_MCASP_EVTCTLX_REG,
|
|
|
|
mcasp->irq_request[SNDRV_PCM_STREAM_PLAYBACK]);
|
2009-06-05 03:28:40 -07:00
|
|
|
}
|
|
|
|
|
2013-11-14 02:35:29 -07:00
|
|
|
static void davinci_mcasp_start(struct davinci_mcasp *mcasp, int stream)
|
2009-06-05 03:28:40 -07:00
|
|
|
{
|
2013-11-14 02:35:33 -07:00
|
|
|
mcasp->streams++;
|
|
|
|
|
2014-10-29 04:55:47 -07:00
|
|
|
if (stream == SNDRV_PCM_STREAM_PLAYBACK)
|
2013-11-14 02:35:29 -07:00
|
|
|
mcasp_start_tx(mcasp);
|
2014-10-29 04:55:47 -07:00
|
|
|
else
|
2013-11-14 02:35:29 -07:00
|
|
|
mcasp_start_rx(mcasp);
|
2009-06-05 03:28:40 -07:00
|
|
|
}
|
|
|
|
|
2013-11-14 02:35:29 -07:00
|
|
|
static void mcasp_stop_rx(struct davinci_mcasp *mcasp)
|
2009-06-05 03:28:40 -07:00
|
|
|
{
|
2014-11-12 07:38:05 -07:00
|
|
|
/* disable IRQ sources */
|
|
|
|
mcasp_clr_bits(mcasp, DAVINCI_MCASP_EVTCTLR_REG,
|
|
|
|
mcasp->irq_request[SNDRV_PCM_STREAM_CAPTURE]);
|
|
|
|
|
2013-11-14 02:35:33 -07:00
|
|
|
/*
|
|
|
|
* In synchronous mode stop the TX clocks if no other stream is
|
|
|
|
* running
|
|
|
|
*/
|
2018-11-16 06:41:39 -07:00
|
|
|
if (mcasp_is_synchronous(mcasp) && !mcasp->streams) {
|
|
|
|
mcasp_set_clk_pdir(mcasp, false);
|
2013-11-14 02:35:36 -07:00
|
|
|
mcasp_set_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, 0);
|
2018-11-16 06:41:39 -07:00
|
|
|
}
|
2013-11-14 02:35:33 -07:00
|
|
|
|
2013-11-14 02:35:36 -07:00
|
|
|
mcasp_set_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, 0);
|
|
|
|
mcasp_set_reg(mcasp, DAVINCI_MCASP_RXSTAT_REG, 0xFFFFFFFF);
|
2014-10-29 04:55:46 -07:00
|
|
|
|
|
|
|
if (mcasp->rxnumevt) { /* disable FIFO */
|
|
|
|
u32 reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
|
|
|
|
|
|
|
|
mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
|
|
|
|
}
|
2009-06-05 03:28:40 -07:00
|
|
|
}
|
|
|
|
|
2013-11-14 02:35:29 -07:00
|
|
|
static void mcasp_stop_tx(struct davinci_mcasp *mcasp)
|
2009-06-05 03:28:40 -07:00
|
|
|
{
|
2013-11-14 02:35:33 -07:00
|
|
|
u32 val = 0;
|
|
|
|
|
2014-11-12 07:38:05 -07:00
|
|
|
/* disable IRQ sources */
|
|
|
|
mcasp_clr_bits(mcasp, DAVINCI_MCASP_EVTCTLX_REG,
|
|
|
|
mcasp->irq_request[SNDRV_PCM_STREAM_PLAYBACK]);
|
|
|
|
|
2013-11-14 02:35:33 -07:00
|
|
|
/*
|
|
|
|
* In synchronous mode keep TX clocks running if the capture stream is
|
|
|
|
* still running.
|
|
|
|
*/
|
|
|
|
if (mcasp_is_synchronous(mcasp) && mcasp->streams)
|
|
|
|
val = TXHCLKRST | TXCLKRST | TXFSRST;
|
2018-11-16 06:41:39 -07:00
|
|
|
else
|
|
|
|
mcasp_set_clk_pdir(mcasp, false);
|
|
|
|
|
2013-11-14 02:35:33 -07:00
|
|
|
|
2013-11-14 02:35:36 -07:00
|
|
|
mcasp_set_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, val);
|
|
|
|
mcasp_set_reg(mcasp, DAVINCI_MCASP_TXSTAT_REG, 0xFFFFFFFF);
|
2014-10-29 04:55:46 -07:00
|
|
|
|
|
|
|
if (mcasp->txnumevt) { /* disable FIFO */
|
|
|
|
u32 reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
|
|
|
|
|
|
|
|
mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
|
|
|
|
}
|
2018-11-16 06:41:39 -07:00
|
|
|
|
|
|
|
mcasp_set_axr_pdir(mcasp, false);
|
2009-06-05 03:28:40 -07:00
|
|
|
}
|
|
|
|
|
2013-11-14 02:35:29 -07:00
|
|
|
static void davinci_mcasp_stop(struct davinci_mcasp *mcasp, int stream)
|
2009-06-05 03:28:40 -07:00
|
|
|
{
|
2013-11-14 02:35:33 -07:00
|
|
|
mcasp->streams--;
|
|
|
|
|
2014-10-29 04:55:46 -07:00
|
|
|
if (stream == SNDRV_PCM_STREAM_PLAYBACK)
|
2013-11-14 02:35:29 -07:00
|
|
|
mcasp_stop_tx(mcasp);
|
2014-10-29 04:55:46 -07:00
|
|
|
else
|
2013-11-14 02:35:29 -07:00
|
|
|
mcasp_stop_rx(mcasp);
|
2009-06-05 03:28:40 -07:00
|
|
|
}
|
|
|
|
|
2014-11-12 07:38:05 -07:00
|
|
|
static irqreturn_t davinci_mcasp_tx_irq_handler(int irq, void *data)
|
|
|
|
{
|
|
|
|
struct davinci_mcasp *mcasp = (struct davinci_mcasp *)data;
|
|
|
|
struct snd_pcm_substream *substream;
|
|
|
|
u32 irq_mask = mcasp->irq_request[SNDRV_PCM_STREAM_PLAYBACK];
|
|
|
|
u32 handled_mask = 0;
|
|
|
|
u32 stat;
|
|
|
|
|
|
|
|
stat = mcasp_get_reg(mcasp, DAVINCI_MCASP_TXSTAT_REG);
|
|
|
|
if (stat & XUNDRN & irq_mask) {
|
|
|
|
dev_warn(mcasp->dev, "Transmit buffer underflow\n");
|
|
|
|
handled_mask |= XUNDRN;
|
|
|
|
|
|
|
|
substream = mcasp->substreams[SNDRV_PCM_STREAM_PLAYBACK];
|
2018-07-04 07:01:43 -07:00
|
|
|
if (substream)
|
|
|
|
snd_pcm_stop_xrun(substream);
|
2014-11-12 07:38:05 -07:00
|
|
|
}
|
|
|
|
|
|
|
|
if (!handled_mask)
|
|
|
|
dev_warn(mcasp->dev, "unhandled tx event. txstat: 0x%08x\n",
|
|
|
|
stat);
|
|
|
|
|
|
|
|
if (stat & XRERR)
|
|
|
|
handled_mask |= XRERR;
|
|
|
|
|
|
|
|
/* Ack the handled event only */
|
|
|
|
mcasp_set_reg(mcasp, DAVINCI_MCASP_TXSTAT_REG, handled_mask);
|
|
|
|
|
|
|
|
return IRQ_RETVAL(handled_mask);
|
|
|
|
}
|
|
|
|
|
|
|
|
static irqreturn_t davinci_mcasp_rx_irq_handler(int irq, void *data)
|
|
|
|
{
|
|
|
|
struct davinci_mcasp *mcasp = (struct davinci_mcasp *)data;
|
|
|
|
struct snd_pcm_substream *substream;
|
|
|
|
u32 irq_mask = mcasp->irq_request[SNDRV_PCM_STREAM_CAPTURE];
|
|
|
|
u32 handled_mask = 0;
|
|
|
|
u32 stat;
|
|
|
|
|
|
|
|
stat = mcasp_get_reg(mcasp, DAVINCI_MCASP_RXSTAT_REG);
|
|
|
|
if (stat & ROVRN & irq_mask) {
|
|
|
|
dev_warn(mcasp->dev, "Receive buffer overflow\n");
|
|
|
|
handled_mask |= ROVRN;
|
|
|
|
|
|
|
|
substream = mcasp->substreams[SNDRV_PCM_STREAM_CAPTURE];
|
2018-07-04 07:01:43 -07:00
|
|
|
if (substream)
|
|
|
|
snd_pcm_stop_xrun(substream);
|
2014-11-12 07:38:05 -07:00
|
|
|
}
|
|
|
|
|
|
|
|
if (!handled_mask)
|
|
|
|
dev_warn(mcasp->dev, "unhandled rx event. rxstat: 0x%08x\n",
|
|
|
|
stat);
|
|
|
|
|
|
|
|
if (stat & XRERR)
|
|
|
|
handled_mask |= XRERR;
|
|
|
|
|
|
|
|
/* Ack the handled event only */
|
|
|
|
mcasp_set_reg(mcasp, DAVINCI_MCASP_RXSTAT_REG, handled_mask);
|
|
|
|
|
|
|
|
return IRQ_RETVAL(handled_mask);
|
|
|
|
}
|
|
|
|
|
2014-12-30 07:10:32 -07:00
|
|
|
static irqreturn_t davinci_mcasp_common_irq_handler(int irq, void *data)
|
|
|
|
{
|
|
|
|
struct davinci_mcasp *mcasp = (struct davinci_mcasp *)data;
|
|
|
|
irqreturn_t ret = IRQ_NONE;
|
|
|
|
|
|
|
|
if (mcasp->substreams[SNDRV_PCM_STREAM_PLAYBACK])
|
|
|
|
ret = davinci_mcasp_tx_irq_handler(irq, data);
|
|
|
|
|
|
|
|
if (mcasp->substreams[SNDRV_PCM_STREAM_CAPTURE])
|
|
|
|
ret |= davinci_mcasp_rx_irq_handler(irq, data);
|
|
|
|
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
2009-06-05 03:28:40 -07:00
|
|
|
static int davinci_mcasp_set_dai_fmt(struct snd_soc_dai *cpu_dai,
|
|
|
|
unsigned int fmt)
|
|
|
|
{
|
2013-11-14 02:35:29 -07:00
|
|
|
struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
|
2014-01-30 06:21:30 -07:00
|
|
|
int ret = 0;
|
2014-04-04 04:31:42 -07:00
|
|
|
u32 data_delay;
|
2014-04-04 04:31:44 -07:00
|
|
|
bool fs_pol_rising;
|
2014-04-04 04:31:45 -07:00
|
|
|
bool inv_fs = false;
|
2009-06-05 03:28:40 -07:00
|
|
|
|
2016-03-11 04:18:51 -07:00
|
|
|
if (!fmt)
|
|
|
|
return 0;
|
|
|
|
|
2014-01-30 06:21:30 -07:00
|
|
|
pm_runtime_get_sync(mcasp->dev);
|
2012-10-04 06:08:42 -07:00
|
|
|
switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
|
2014-04-04 04:31:43 -07:00
|
|
|
case SND_SOC_DAIFMT_DSP_A:
|
|
|
|
mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
|
|
|
|
mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
|
|
|
|
/* 1st data bit occur one ACLK cycle after the frame sync */
|
|
|
|
data_delay = 1;
|
|
|
|
break;
|
2012-10-04 06:08:42 -07:00
|
|
|
case SND_SOC_DAIFMT_DSP_B:
|
|
|
|
case SND_SOC_DAIFMT_AC97:
|
2013-11-14 02:35:36 -07:00
|
|
|
mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
|
|
|
|
mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
|
2014-04-04 04:31:42 -07:00
|
|
|
/* No delay after FS */
|
|
|
|
data_delay = 0;
|
2012-10-04 06:08:42 -07:00
|
|
|
break;
|
2014-04-04 04:31:45 -07:00
|
|
|
case SND_SOC_DAIFMT_I2S:
|
2012-10-04 06:08:42 -07:00
|
|
|
/* configure a full-word SYNC pulse (LRCLK) */
|
2013-11-14 02:35:36 -07:00
|
|
|
mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
|
|
|
|
mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
|
2014-04-04 04:31:42 -07:00
|
|
|
/* 1st data bit occur one ACLK cycle after the frame sync */
|
|
|
|
data_delay = 1;
|
2014-04-04 04:31:45 -07:00
|
|
|
/* FS need to be inverted */
|
|
|
|
inv_fs = true;
|
2012-10-04 06:08:42 -07:00
|
|
|
break;
|
2019-07-25 01:34:11 -07:00
|
|
|
case SND_SOC_DAIFMT_RIGHT_J:
|
2014-04-04 04:31:46 -07:00
|
|
|
case SND_SOC_DAIFMT_LEFT_J:
|
|
|
|
/* configure a full-word SYNC pulse (LRCLK) */
|
|
|
|
mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
|
|
|
|
mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
|
|
|
|
/* No delay after FS */
|
|
|
|
data_delay = 0;
|
|
|
|
break;
|
2014-04-04 04:31:45 -07:00
|
|
|
default:
|
|
|
|
ret = -EINVAL;
|
|
|
|
goto out;
|
2012-10-04 06:08:42 -07:00
|
|
|
}
|
|
|
|
|
2014-04-04 04:31:42 -07:00
|
|
|
mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, FSXDLY(data_delay),
|
|
|
|
FSXDLY(3));
|
|
|
|
mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, FSRDLY(data_delay),
|
|
|
|
FSRDLY(3));
|
|
|
|
|
2022-05-19 08:42:47 -07:00
|
|
|
switch (fmt & SND_SOC_DAIFMT_CLOCK_PROVIDER_MASK) {
|
|
|
|
case SND_SOC_DAIFMT_BP_FP:
|
2009-06-05 03:28:40 -07:00
|
|
|
/* codec is clock and frame slave */
|
2013-11-14 02:35:36 -07:00
|
|
|
mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
|
|
|
|
mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
|
2009-06-05 03:28:40 -07:00
|
|
|
|
2013-11-14 02:35:36 -07:00
|
|
|
mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
|
|
|
|
mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
|
2009-06-05 03:28:40 -07:00
|
|
|
|
2018-11-16 06:41:39 -07:00
|
|
|
/* BCLK */
|
|
|
|
set_bit(PIN_BIT_ACLKX, &mcasp->pdir);
|
|
|
|
set_bit(PIN_BIT_ACLKR, &mcasp->pdir);
|
|
|
|
/* Frame Sync */
|
|
|
|
set_bit(PIN_BIT_AFSX, &mcasp->pdir);
|
|
|
|
set_bit(PIN_BIT_AFSR, &mcasp->pdir);
|
|
|
|
|
2014-01-27 08:37:52 -07:00
|
|
|
mcasp->bclk_master = 1;
|
2009-06-05 03:28:40 -07:00
|
|
|
break;
|
2022-05-19 08:42:47 -07:00
|
|
|
case SND_SOC_DAIFMT_BP_FC:
|
2015-02-12 07:41:26 -07:00
|
|
|
/* codec is clock slave and frame master */
|
|
|
|
mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
|
|
|
|
mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
|
|
|
|
|
|
|
|
mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
|
|
|
|
mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
|
|
|
|
|
2018-11-16 06:41:39 -07:00
|
|
|
/* BCLK */
|
|
|
|
set_bit(PIN_BIT_ACLKX, &mcasp->pdir);
|
|
|
|
set_bit(PIN_BIT_ACLKR, &mcasp->pdir);
|
|
|
|
/* Frame Sync */
|
|
|
|
clear_bit(PIN_BIT_AFSX, &mcasp->pdir);
|
|
|
|
clear_bit(PIN_BIT_AFSR, &mcasp->pdir);
|
|
|
|
|
2015-02-12 07:41:26 -07:00
|
|
|
mcasp->bclk_master = 1;
|
|
|
|
break;
|
2022-05-19 08:42:47 -07:00
|
|
|
case SND_SOC_DAIFMT_BC_FP:
|
2009-08-11 13:59:12 -07:00
|
|
|
/* codec is clock master and frame slave */
|
2013-11-14 02:35:36 -07:00
|
|
|
mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
|
|
|
|
mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
|
2009-08-11 13:59:12 -07:00
|
|
|
|
2013-11-14 02:35:36 -07:00
|
|
|
mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
|
|
|
|
mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
|
2009-08-11 13:59:12 -07:00
|
|
|
|
2018-11-16 06:41:39 -07:00
|
|
|
/* BCLK */
|
|
|
|
clear_bit(PIN_BIT_ACLKX, &mcasp->pdir);
|
|
|
|
clear_bit(PIN_BIT_ACLKR, &mcasp->pdir);
|
|
|
|
/* Frame Sync */
|
|
|
|
set_bit(PIN_BIT_AFSX, &mcasp->pdir);
|
|
|
|
set_bit(PIN_BIT_AFSR, &mcasp->pdir);
|
|
|
|
|
2014-01-27 08:37:52 -07:00
|
|
|
mcasp->bclk_master = 0;
|
2009-08-11 13:59:12 -07:00
|
|
|
break;
|
2022-05-19 08:42:47 -07:00
|
|
|
case SND_SOC_DAIFMT_BC_FC:
|
2009-06-05 03:28:40 -07:00
|
|
|
/* codec is clock and frame master */
|
2013-11-14 02:35:36 -07:00
|
|
|
mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
|
|
|
|
mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
|
2009-06-05 03:28:40 -07:00
|
|
|
|
2013-11-14 02:35:36 -07:00
|
|
|
mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
|
|
|
|
mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
|
2009-06-05 03:28:40 -07:00
|
|
|
|
2018-11-16 06:41:39 -07:00
|
|
|
/* BCLK */
|
|
|
|
clear_bit(PIN_BIT_ACLKX, &mcasp->pdir);
|
|
|
|
clear_bit(PIN_BIT_ACLKR, &mcasp->pdir);
|
|
|
|
/* Frame Sync */
|
|
|
|
clear_bit(PIN_BIT_AFSX, &mcasp->pdir);
|
|
|
|
clear_bit(PIN_BIT_AFSR, &mcasp->pdir);
|
|
|
|
|
2014-01-27 08:37:52 -07:00
|
|
|
mcasp->bclk_master = 0;
|
2009-06-05 03:28:40 -07:00
|
|
|
break;
|
|
|
|
default:
|
2014-01-30 06:21:30 -07:00
|
|
|
ret = -EINVAL;
|
|
|
|
goto out;
|
2009-06-05 03:28:40 -07:00
|
|
|
}
|
|
|
|
|
|
|
|
switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
|
|
|
|
case SND_SOC_DAIFMT_IB_NF:
|
2013-11-14 02:35:36 -07:00
|
|
|
mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
|
2014-04-04 04:31:41 -07:00
|
|
|
mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
|
2014-04-04 04:31:44 -07:00
|
|
|
fs_pol_rising = true;
|
2009-06-05 03:28:40 -07:00
|
|
|
break;
|
|
|
|
case SND_SOC_DAIFMT_NB_IF:
|
2013-11-14 02:35:36 -07:00
|
|
|
mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
|
2014-04-04 04:31:41 -07:00
|
|
|
mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
|
2014-04-04 04:31:44 -07:00
|
|
|
fs_pol_rising = false;
|
2009-06-05 03:28:40 -07:00
|
|
|
break;
|
|
|
|
case SND_SOC_DAIFMT_IB_IF:
|
2013-11-14 02:35:36 -07:00
|
|
|
mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
|
2014-04-04 04:31:41 -07:00
|
|
|
mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
|
2014-04-04 04:31:44 -07:00
|
|
|
fs_pol_rising = false;
|
2009-06-05 03:28:40 -07:00
|
|
|
break;
|
|
|
|
case SND_SOC_DAIFMT_NB_NF:
|
2013-11-14 02:35:36 -07:00
|
|
|
mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
|
|
|
|
mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
|
2014-04-04 04:31:44 -07:00
|
|
|
fs_pol_rising = true;
|
2009-06-05 03:28:40 -07:00
|
|
|
break;
|
|
|
|
default:
|
2014-01-30 06:21:30 -07:00
|
|
|
ret = -EINVAL;
|
2014-04-04 04:31:44 -07:00
|
|
|
goto out;
|
|
|
|
}
|
|
|
|
|
2014-04-04 04:31:45 -07:00
|
|
|
if (inv_fs)
|
|
|
|
fs_pol_rising = !fs_pol_rising;
|
|
|
|
|
2014-04-04 04:31:44 -07:00
|
|
|
if (fs_pol_rising) {
|
|
|
|
mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXPOL);
|
|
|
|
mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRPOL);
|
|
|
|
} else {
|
|
|
|
mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXPOL);
|
|
|
|
mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRPOL);
|
2009-06-05 03:28:40 -07:00
|
|
|
}
|
2016-03-11 04:18:51 -07:00
|
|
|
|
|
|
|
mcasp->dai_fmt = fmt;
|
2014-01-30 06:21:30 -07:00
|
|
|
out:
|
2015-03-05 07:55:21 -07:00
|
|
|
pm_runtime_put(mcasp->dev);
|
2014-01-30 06:21:30 -07:00
|
|
|
return ret;
|
2009-06-05 03:28:40 -07:00
|
|
|
}
|
|
|
|
|
2016-05-09 03:42:30 -07:00
|
|
|
static int __davinci_mcasp_set_clkdiv(struct davinci_mcasp *mcasp, int div_id,
|
2014-08-06 06:47:16 -07:00
|
|
|
int div, bool explicit)
|
2012-10-04 06:08:39 -07:00
|
|
|
{
|
2015-03-05 07:55:21 -07:00
|
|
|
pm_runtime_get_sync(mcasp->dev);
|
2012-10-04 06:08:39 -07:00
|
|
|
switch (div_id) {
|
2016-05-09 03:42:29 -07:00
|
|
|
case MCASP_CLKDIV_AUXCLK: /* MCLK divider */
|
2013-11-14 02:35:36 -07:00
|
|
|
mcasp_mod_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG,
|
2012-10-04 06:08:39 -07:00
|
|
|
AHCLKXDIV(div - 1), AHCLKXDIV_MASK);
|
2013-11-14 02:35:36 -07:00
|
|
|
mcasp_mod_bits(mcasp, DAVINCI_MCASP_AHCLKRCTL_REG,
|
2012-10-04 06:08:39 -07:00
|
|
|
AHCLKRDIV(div - 1), AHCLKRDIV_MASK);
|
|
|
|
break;
|
|
|
|
|
2016-05-09 03:42:29 -07:00
|
|
|
case MCASP_CLKDIV_BCLK: /* BCLK divider */
|
2013-11-14 02:35:36 -07:00
|
|
|
mcasp_mod_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG,
|
2012-10-04 06:08:39 -07:00
|
|
|
ACLKXDIV(div - 1), ACLKXDIV_MASK);
|
2013-11-14 02:35:36 -07:00
|
|
|
mcasp_mod_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG,
|
2012-10-04 06:08:39 -07:00
|
|
|
ACLKRDIV(div - 1), ACLKRDIV_MASK);
|
2014-08-06 06:47:16 -07:00
|
|
|
if (explicit)
|
|
|
|
mcasp->bclk_div = div;
|
2012-10-04 06:08:39 -07:00
|
|
|
break;
|
|
|
|
|
2016-05-09 03:42:29 -07:00
|
|
|
case MCASP_CLKDIV_BCLK_FS_RATIO:
|
|
|
|
/*
|
2015-09-17 00:39:05 -07:00
|
|
|
* BCLK/LRCLK ratio descries how many bit-clock cycles
|
|
|
|
* fit into one frame. The clock ratio is given for a
|
|
|
|
* full period of data (for I2S format both left and
|
|
|
|
* right channels), so it has to be divided by number
|
|
|
|
* of tdm-slots (for I2S - divided by 2).
|
|
|
|
* Instead of storing this ratio, we calculate a new
|
2020-08-07 18:22:09 -07:00
|
|
|
* tdm_slot width by dividing the ratio by the
|
2015-09-17 00:39:05 -07:00
|
|
|
* number of configured tdm slots.
|
|
|
|
*/
|
|
|
|
mcasp->slot_width = div / mcasp->tdm_slots;
|
|
|
|
if (div % mcasp->tdm_slots)
|
|
|
|
dev_warn(mcasp->dev,
|
|
|
|
"%s(): BCLK/LRCLK %d is not divisible by %d tdm slots",
|
|
|
|
__func__, div, mcasp->tdm_slots);
|
2012-12-05 10:20:38 -07:00
|
|
|
break;
|
|
|
|
|
2012-10-04 06:08:39 -07:00
|
|
|
default:
|
|
|
|
return -EINVAL;
|
|
|
|
}
|
|
|
|
|
2015-03-05 07:55:21 -07:00
|
|
|
pm_runtime_put(mcasp->dev);
|
2012-10-04 06:08:39 -07:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2014-08-06 06:47:16 -07:00
|
|
|
static int davinci_mcasp_set_clkdiv(struct snd_soc_dai *dai, int div_id,
|
|
|
|
int div)
|
|
|
|
{
|
2016-05-09 03:42:30 -07:00
|
|
|
struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
|
|
|
|
|
|
|
|
return __davinci_mcasp_set_clkdiv(mcasp, div_id, div, 1);
|
2014-08-06 06:47:16 -07:00
|
|
|
}
|
|
|
|
|
2012-10-04 06:08:41 -07:00
|
|
|
static int davinci_mcasp_set_sysclk(struct snd_soc_dai *dai, int clk_id,
|
|
|
|
unsigned int freq, int dir)
|
|
|
|
{
|
2013-11-14 02:35:29 -07:00
|
|
|
struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
|
2012-10-04 06:08:41 -07:00
|
|
|
|
2015-03-05 07:55:21 -07:00
|
|
|
pm_runtime_get_sync(mcasp->dev);
|
2019-12-04 12:20:05 -07:00
|
|
|
|
|
|
|
if (dir == SND_SOC_CLOCK_IN) {
|
|
|
|
switch (clk_id) {
|
|
|
|
case MCASP_CLK_HCLK_AHCLK:
|
|
|
|
mcasp_clr_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG,
|
|
|
|
AHCLKXE);
|
|
|
|
mcasp_clr_bits(mcasp, DAVINCI_MCASP_AHCLKRCTL_REG,
|
|
|
|
AHCLKRE);
|
|
|
|
clear_bit(PIN_BIT_AHCLKX, &mcasp->pdir);
|
|
|
|
break;
|
|
|
|
case MCASP_CLK_HCLK_AUXCLK:
|
|
|
|
mcasp_set_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG,
|
|
|
|
AHCLKXE);
|
|
|
|
mcasp_set_bits(mcasp, DAVINCI_MCASP_AHCLKRCTL_REG,
|
|
|
|
AHCLKRE);
|
|
|
|
set_bit(PIN_BIT_AHCLKX, &mcasp->pdir);
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
dev_err(mcasp->dev, "Invalid clk id: %d\n", clk_id);
|
|
|
|
goto out;
|
|
|
|
}
|
|
|
|
} else {
|
|
|
|
/* Select AUXCLK as HCLK */
|
2013-11-14 02:35:36 -07:00
|
|
|
mcasp_set_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG, AHCLKXE);
|
|
|
|
mcasp_set_bits(mcasp, DAVINCI_MCASP_AHCLKRCTL_REG, AHCLKRE);
|
2018-11-16 06:41:39 -07:00
|
|
|
set_bit(PIN_BIT_AHCLKX, &mcasp->pdir);
|
2012-10-04 06:08:41 -07:00
|
|
|
}
|
2019-12-04 12:20:05 -07:00
|
|
|
/*
|
|
|
|
* When AHCLK X/R is selected to be output it means that the HCLK is
|
|
|
|
* the same clock - coming via AUXCLK.
|
|
|
|
*/
|
2014-01-27 08:37:52 -07:00
|
|
|
mcasp->sysclk_freq = freq;
|
2019-12-04 12:20:05 -07:00
|
|
|
out:
|
2015-03-05 07:55:21 -07:00
|
|
|
pm_runtime_put(mcasp->dev);
|
2012-10-04 06:08:41 -07:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2015-09-09 11:27:44 -07:00
|
|
|
/* All serializers must have equal number of channels */
|
|
|
|
static int davinci_mcasp_ch_constraint(struct davinci_mcasp *mcasp, int stream,
|
|
|
|
int serializers)
|
|
|
|
{
|
|
|
|
struct snd_pcm_hw_constraint_list *cl = &mcasp->chconstr[stream];
|
|
|
|
unsigned int *list = (unsigned int *) cl->list;
|
|
|
|
int slots = mcasp->tdm_slots;
|
|
|
|
int i, count = 0;
|
|
|
|
|
|
|
|
if (mcasp->tdm_mask[stream])
|
|
|
|
slots = hweight32(mcasp->tdm_mask[stream]);
|
|
|
|
|
2017-05-10 23:58:22 -07:00
|
|
|
for (i = 1; i <= slots; i++)
|
2015-09-09 11:27:44 -07:00
|
|
|
list[count++] = i;
|
|
|
|
|
|
|
|
for (i = 2; i <= serializers; i++)
|
|
|
|
list[count++] = i*slots;
|
|
|
|
|
|
|
|
cl->count = count;
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int davinci_mcasp_set_ch_constraints(struct davinci_mcasp *mcasp)
|
|
|
|
{
|
|
|
|
int rx_serializers = 0, tx_serializers = 0, ret, i;
|
|
|
|
|
|
|
|
for (i = 0; i < mcasp->num_serializer; i++)
|
|
|
|
if (mcasp->serial_dir[i] == TX_MODE)
|
|
|
|
tx_serializers++;
|
|
|
|
else if (mcasp->serial_dir[i] == RX_MODE)
|
|
|
|
rx_serializers++;
|
|
|
|
|
|
|
|
ret = davinci_mcasp_ch_constraint(mcasp, SNDRV_PCM_STREAM_PLAYBACK,
|
|
|
|
tx_serializers);
|
|
|
|
if (ret)
|
|
|
|
return ret;
|
|
|
|
|
|
|
|
ret = davinci_mcasp_ch_constraint(mcasp, SNDRV_PCM_STREAM_CAPTURE,
|
|
|
|
rx_serializers);
|
|
|
|
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
|
|
static int davinci_mcasp_set_tdm_slot(struct snd_soc_dai *dai,
|
|
|
|
unsigned int tx_mask,
|
|
|
|
unsigned int rx_mask,
|
|
|
|
int slots, int slot_width)
|
|
|
|
{
|
|
|
|
struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
|
|
|
|
|
2021-07-05 12:42:45 -07:00
|
|
|
if (mcasp->op_mode == DAVINCI_MCASP_DIT_MODE)
|
|
|
|
return 0;
|
|
|
|
|
2015-09-09 11:27:44 -07:00
|
|
|
dev_dbg(mcasp->dev,
|
|
|
|
"%s() tx_mask 0x%08x rx_mask 0x%08x slots %d width %d\n",
|
|
|
|
__func__, tx_mask, rx_mask, slots, slot_width);
|
|
|
|
|
|
|
|
if (tx_mask >= (1<<slots) || rx_mask >= (1<<slots)) {
|
|
|
|
dev_err(mcasp->dev,
|
|
|
|
"Bad tdm mask tx: 0x%08x rx: 0x%08x slots %d\n",
|
|
|
|
tx_mask, rx_mask, slots);
|
|
|
|
return -EINVAL;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (slot_width &&
|
|
|
|
(slot_width < 8 || slot_width > 32 || slot_width % 4 != 0)) {
|
|
|
|
dev_err(mcasp->dev, "%s: Unsupported slot_width %d\n",
|
|
|
|
__func__, slot_width);
|
|
|
|
return -EINVAL;
|
|
|
|
}
|
|
|
|
|
|
|
|
mcasp->tdm_slots = slots;
|
2015-11-09 11:19:19 -07:00
|
|
|
mcasp->tdm_mask[SNDRV_PCM_STREAM_PLAYBACK] = tx_mask;
|
|
|
|
mcasp->tdm_mask[SNDRV_PCM_STREAM_CAPTURE] = rx_mask;
|
2015-09-09 11:27:44 -07:00
|
|
|
mcasp->slot_width = slot_width;
|
|
|
|
|
|
|
|
return davinci_mcasp_set_ch_constraints(mcasp);
|
|
|
|
}
|
|
|
|
|
2013-11-14 02:35:29 -07:00
|
|
|
static int davinci_config_channel_size(struct davinci_mcasp *mcasp,
|
2015-09-17 00:39:05 -07:00
|
|
|
int sample_width)
|
2009-06-05 03:28:40 -07:00
|
|
|
{
|
2012-12-05 10:20:37 -07:00
|
|
|
u32 fmt;
|
2019-07-25 01:34:11 -07:00
|
|
|
u32 tx_rotate, rx_rotate, slot_width;
|
2015-09-17 00:39:05 -07:00
|
|
|
u32 mask = (1ULL << sample_width) - 1;
|
2009-06-05 03:28:40 -07:00
|
|
|
|
2019-07-25 01:34:11 -07:00
|
|
|
if (mcasp->slot_width)
|
|
|
|
slot_width = mcasp->slot_width;
|
2019-07-25 23:42:44 -07:00
|
|
|
else if (mcasp->max_format_width)
|
|
|
|
slot_width = mcasp->max_format_width;
|
2019-07-25 01:34:11 -07:00
|
|
|
else
|
|
|
|
slot_width = sample_width;
|
2012-12-05 10:20:38 -07:00
|
|
|
/*
|
2019-07-25 01:34:11 -07:00
|
|
|
* TX rotation:
|
|
|
|
* right aligned formats: rotate w/ slot_width
|
|
|
|
* left aligned formats: rotate w/ sample_width
|
|
|
|
*
|
|
|
|
* RX rotation:
|
|
|
|
* right aligned formats: no rotation needed
|
|
|
|
* left aligned formats: rotate w/ (slot_width - sample_width)
|
2012-12-05 10:20:38 -07:00
|
|
|
*/
|
2019-07-25 01:34:11 -07:00
|
|
|
if ((mcasp->dai_fmt & SND_SOC_DAIFMT_FORMAT_MASK) ==
|
|
|
|
SND_SOC_DAIFMT_RIGHT_J) {
|
|
|
|
tx_rotate = (slot_width / 4) & 0x7;
|
|
|
|
rx_rotate = 0;
|
|
|
|
} else {
|
|
|
|
tx_rotate = (sample_width / 4) & 0x7;
|
2015-09-17 00:39:05 -07:00
|
|
|
rx_rotate = (slot_width - sample_width) / 4;
|
2014-11-10 03:32:19 -07:00
|
|
|
}
|
2012-12-05 10:20:38 -07:00
|
|
|
|
2012-12-05 10:20:37 -07:00
|
|
|
/* mapping of the XSSZ bit-field as described in the datasheet */
|
2015-09-17 00:39:05 -07:00
|
|
|
fmt = (slot_width >> 1) - 1;
|
2009-06-05 03:28:40 -07:00
|
|
|
|
2013-11-14 02:35:29 -07:00
|
|
|
if (mcasp->op_mode != DAVINCI_MCASP_DIT_MODE) {
|
2013-11-14 02:35:36 -07:00
|
|
|
mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, RXSSZ(fmt),
|
|
|
|
RXSSZ(0x0F));
|
|
|
|
mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, TXSSZ(fmt),
|
|
|
|
TXSSZ(0x0F));
|
|
|
|
mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, TXROT(tx_rotate),
|
|
|
|
TXROT(7));
|
|
|
|
mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, RXROT(rx_rotate),
|
|
|
|
RXROT(7));
|
|
|
|
mcasp_set_reg(mcasp, DAVINCI_MCASP_RXMASK_REG, mask);
|
2021-07-05 12:42:45 -07:00
|
|
|
} else {
|
|
|
|
/*
|
|
|
|
* according to the TRM it should be TXROT=0, this one works:
|
|
|
|
* 16 bit to 23-8 (TXROT=6, rotate 24 bits)
|
|
|
|
* 24 bit to 23-0 (TXROT=0, rotate 0 bits)
|
|
|
|
*
|
|
|
|
* TXROT = 0 only works with 24bit samples
|
|
|
|
*/
|
|
|
|
tx_rotate = (sample_width / 4 + 2) & 0x7;
|
|
|
|
|
|
|
|
mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, TXROT(tx_rotate),
|
|
|
|
TXROT(7));
|
|
|
|
mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, TXSSZ(15),
|
|
|
|
TXSSZ(0x0F));
|
2013-04-04 07:13:20 -07:00
|
|
|
}
|
|
|
|
|
2013-11-14 02:35:36 -07:00
|
|
|
mcasp_set_reg(mcasp, DAVINCI_MCASP_TXMASK_REG, mask);
|
2009-09-15 15:13:29 -07:00
|
|
|
|
2009-06-05 03:28:40 -07:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2014-01-30 06:15:22 -07:00
|
|
|
static int mcasp_common_hw_param(struct davinci_mcasp *mcasp, int stream,
|
2014-04-01 05:55:11 -07:00
|
|
|
int period_words, int channels)
|
2009-06-05 03:28:40 -07:00
|
|
|
{
|
2014-04-01 05:55:10 -07:00
|
|
|
struct snd_dmaengine_dai_dma_data *dma_data = &mcasp->dma_data[stream];
|
2009-06-05 03:28:40 -07:00
|
|
|
int i;
|
2009-08-11 13:58:52 -07:00
|
|
|
u8 tx_ser = 0;
|
|
|
|
u8 rx_ser = 0;
|
2013-11-14 02:35:29 -07:00
|
|
|
u8 slots = mcasp->tdm_slots;
|
2021-07-05 12:42:45 -07:00
|
|
|
u8 max_active_serializers, max_rx_serializers, max_tx_serializers;
|
2015-09-14 06:06:48 -07:00
|
|
|
int active_serializers, numevt;
|
2013-11-14 02:35:31 -07:00
|
|
|
u32 reg;
|
2021-07-05 12:42:45 -07:00
|
|
|
|
|
|
|
/* In DIT mode we only allow maximum of one serializers for now */
|
|
|
|
if (mcasp->op_mode == DAVINCI_MCASP_DIT_MODE)
|
|
|
|
max_active_serializers = 1;
|
|
|
|
else
|
2022-09-27 07:09:48 -07:00
|
|
|
max_active_serializers = DIV_ROUND_UP(channels, slots);
|
2021-07-05 12:42:45 -07:00
|
|
|
|
2009-06-05 03:28:40 -07:00
|
|
|
/* Default configuration */
|
2014-04-04 05:56:30 -07:00
|
|
|
if (mcasp->version < MCASP_VERSION_3)
|
2013-11-14 02:35:36 -07:00
|
|
|
mcasp_set_bits(mcasp, DAVINCI_MCASP_PWREMUMGT_REG, MCASP_SOFT);
|
2009-06-05 03:28:40 -07:00
|
|
|
|
|
|
|
if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
|
2013-11-14 02:35:36 -07:00
|
|
|
mcasp_set_reg(mcasp, DAVINCI_MCASP_TXSTAT_REG, 0xFFFFFFFF);
|
|
|
|
mcasp_clr_bits(mcasp, DAVINCI_MCASP_XEVTCTL_REG, TXDATADMADIS);
|
2019-07-25 01:34:32 -07:00
|
|
|
max_tx_serializers = max_active_serializers;
|
|
|
|
max_rx_serializers =
|
|
|
|
mcasp->active_serializers[SNDRV_PCM_STREAM_CAPTURE];
|
2009-06-05 03:28:40 -07:00
|
|
|
} else {
|
2013-11-14 02:35:36 -07:00
|
|
|
mcasp_set_reg(mcasp, DAVINCI_MCASP_RXSTAT_REG, 0xFFFFFFFF);
|
|
|
|
mcasp_clr_bits(mcasp, DAVINCI_MCASP_REVTCTL_REG, RXDATADMADIS);
|
2019-07-25 01:34:32 -07:00
|
|
|
max_tx_serializers =
|
|
|
|
mcasp->active_serializers[SNDRV_PCM_STREAM_PLAYBACK];
|
|
|
|
max_rx_serializers = max_active_serializers;
|
2009-06-05 03:28:40 -07:00
|
|
|
}
|
|
|
|
|
2013-11-14 02:35:29 -07:00
|
|
|
for (i = 0; i < mcasp->num_serializer; i++) {
|
2013-11-14 02:35:36 -07:00
|
|
|
mcasp_set_bits(mcasp, DAVINCI_MCASP_XRSRCTL_REG(i),
|
|
|
|
mcasp->serial_dir[i]);
|
2013-11-14 02:35:29 -07:00
|
|
|
if (mcasp->serial_dir[i] == TX_MODE &&
|
2019-07-25 01:34:32 -07:00
|
|
|
tx_ser < max_tx_serializers) {
|
2015-06-08 06:03:47 -07:00
|
|
|
mcasp_mod_bits(mcasp, DAVINCI_MCASP_XRSRCTL_REG(i),
|
2018-11-16 06:41:41 -07:00
|
|
|
mcasp->dismod, DISMOD_MASK);
|
2018-11-16 06:41:39 -07:00
|
|
|
set_bit(PIN_BIT_AXR(i), &mcasp->pdir);
|
2009-08-11 13:58:52 -07:00
|
|
|
tx_ser++;
|
2013-11-14 02:35:29 -07:00
|
|
|
} else if (mcasp->serial_dir[i] == RX_MODE &&
|
2019-07-25 01:34:32 -07:00
|
|
|
rx_ser < max_rx_serializers) {
|
2018-11-16 06:41:39 -07:00
|
|
|
clear_bit(PIN_BIT_AXR(i), &mcasp->pdir);
|
2009-08-11 13:58:52 -07:00
|
|
|
rx_ser++;
|
2019-06-20 02:20:01 -07:00
|
|
|
} else {
|
|
|
|
/* Inactive or unused pin, set it to inactive */
|
2013-11-14 02:35:36 -07:00
|
|
|
mcasp_mod_bits(mcasp, DAVINCI_MCASP_XRSRCTL_REG(i),
|
|
|
|
SRMOD_INACTIVE, SRMOD_MASK);
|
2019-06-20 02:20:01 -07:00
|
|
|
/* If unused, set DISMOD for the pin */
|
|
|
|
if (mcasp->serial_dir[i] != INACTIVE_MODE)
|
|
|
|
mcasp_mod_bits(mcasp,
|
|
|
|
DAVINCI_MCASP_XRSRCTL_REG(i),
|
|
|
|
mcasp->dismod, DISMOD_MASK);
|
2018-11-16 06:41:39 -07:00
|
|
|
clear_bit(PIN_BIT_AXR(i), &mcasp->pdir);
|
2009-08-11 13:58:52 -07:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2014-04-01 05:55:09 -07:00
|
|
|
if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
|
|
|
|
active_serializers = tx_ser;
|
|
|
|
numevt = mcasp->txnumevt;
|
|
|
|
reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
|
|
|
|
} else {
|
|
|
|
active_serializers = rx_ser;
|
|
|
|
numevt = mcasp->rxnumevt;
|
|
|
|
reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
|
|
|
|
}
|
2013-03-08 06:19:38 -07:00
|
|
|
|
2014-04-01 05:55:09 -07:00
|
|
|
if (active_serializers < max_active_serializers) {
|
2013-11-14 02:35:29 -07:00
|
|
|
dev_warn(mcasp->dev, "stream has more channels (%d) than are "
|
2014-04-01 05:55:09 -07:00
|
|
|
"enabled in mcasp (%d)\n", channels,
|
|
|
|
active_serializers * slots);
|
2013-03-08 06:19:38 -07:00
|
|
|
return -EINVAL;
|
|
|
|
}
|
|
|
|
|
2014-04-01 05:55:09 -07:00
|
|
|
/* AFIFO is not in use */
|
2014-04-01 05:55:10 -07:00
|
|
|
if (!numevt) {
|
|
|
|
/* Configure the burst size for platform drivers */
|
2014-04-01 05:55:12 -07:00
|
|
|
if (active_serializers > 1) {
|
|
|
|
/*
|
|
|
|
* If more than one serializers are in use we have one
|
|
|
|
* DMA request to provide data for all serializers.
|
|
|
|
* For example if three serializers are enabled the DMA
|
|
|
|
* need to transfer three words per DMA request.
|
|
|
|
*/
|
|
|
|
dma_data->maxburst = active_serializers;
|
|
|
|
} else {
|
|
|
|
dma_data->maxburst = 0;
|
|
|
|
}
|
2019-07-25 01:34:32 -07:00
|
|
|
|
|
|
|
goto out;
|
2014-04-01 05:55:10 -07:00
|
|
|
}
|
2009-08-11 13:58:52 -07:00
|
|
|
|
2014-04-01 05:55:11 -07:00
|
|
|
if (period_words % active_serializers) {
|
|
|
|
dev_err(mcasp->dev, "Invalid combination of period words and "
|
|
|
|
"active serializers: %d, %d\n", period_words,
|
|
|
|
active_serializers);
|
|
|
|
return -EINVAL;
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Calculate the optimal AFIFO depth for platform side:
|
|
|
|
* The number of words for numevt need to be in steps of active
|
|
|
|
* serializers.
|
|
|
|
*/
|
2015-09-14 06:06:48 -07:00
|
|
|
numevt = (numevt / active_serializers) * active_serializers;
|
|
|
|
|
2014-04-01 05:55:11 -07:00
|
|
|
while (period_words % numevt && numevt > 0)
|
|
|
|
numevt -= active_serializers;
|
|
|
|
if (numevt <= 0)
|
2014-04-01 05:55:09 -07:00
|
|
|
numevt = active_serializers;
|
2013-11-14 02:35:31 -07:00
|
|
|
|
2014-04-01 05:55:09 -07:00
|
|
|
mcasp_mod_bits(mcasp, reg, active_serializers, NUMDMA_MASK);
|
|
|
|
mcasp_mod_bits(mcasp, reg, NUMEVT(numevt), NUMEVT_MASK);
|
2013-02-28 08:07:08 -07:00
|
|
|
|
2014-04-01 05:55:10 -07:00
|
|
|
/* Configure the burst size for platform drivers */
|
2014-04-01 05:55:12 -07:00
|
|
|
if (numevt == 1)
|
|
|
|
numevt = 0;
|
2014-04-01 05:55:10 -07:00
|
|
|
dma_data->maxburst = numevt;
|
|
|
|
|
2019-07-25 01:34:32 -07:00
|
|
|
out:
|
|
|
|
mcasp->active_serializers[stream] = active_serializers;
|
|
|
|
|
2013-02-28 08:07:08 -07:00
|
|
|
return 0;
|
2009-06-05 03:28:40 -07:00
|
|
|
}
|
|
|
|
|
2014-11-10 03:32:17 -07:00
|
|
|
static int mcasp_i2s_hw_param(struct davinci_mcasp *mcasp, int stream,
|
|
|
|
int channels)
|
2009-06-05 03:28:40 -07:00
|
|
|
{
|
|
|
|
int i, active_slots;
|
2014-11-10 03:32:17 -07:00
|
|
|
int total_slots;
|
|
|
|
int active_serializers;
|
2009-06-05 03:28:40 -07:00
|
|
|
u32 mask = 0;
|
2013-11-14 02:35:32 -07:00
|
|
|
u32 busel = 0;
|
2009-06-05 03:28:40 -07:00
|
|
|
|
2014-11-10 03:32:17 -07:00
|
|
|
total_slots = mcasp->tdm_slots;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* If more than one serializer is needed, then use them with
|
2015-09-09 11:27:44 -07:00
|
|
|
* all the specified tdm_slots. Otherwise, one serializer can
|
|
|
|
* cope with the transaction using just as many slots as there
|
|
|
|
* are channels in the stream.
|
2014-11-10 03:32:17 -07:00
|
|
|
*/
|
2015-09-09 11:27:44 -07:00
|
|
|
if (mcasp->tdm_mask[stream]) {
|
|
|
|
active_slots = hweight32(mcasp->tdm_mask[stream]);
|
2022-09-27 07:09:48 -07:00
|
|
|
active_serializers = DIV_ROUND_UP(channels, active_slots);
|
2019-06-20 02:20:02 -07:00
|
|
|
if (active_serializers == 1)
|
2015-09-09 11:27:44 -07:00
|
|
|
active_slots = channels;
|
2019-06-20 02:20:02 -07:00
|
|
|
for (i = 0; i < total_slots; i++) {
|
|
|
|
if ((1 << i) & mcasp->tdm_mask[stream]) {
|
|
|
|
mask |= (1 << i);
|
|
|
|
if (--active_slots <= 0)
|
|
|
|
break;
|
2015-09-09 11:27:44 -07:00
|
|
|
}
|
|
|
|
}
|
|
|
|
} else {
|
2022-09-27 07:09:48 -07:00
|
|
|
active_serializers = DIV_ROUND_UP(channels, total_slots);
|
2015-09-09 11:27:44 -07:00
|
|
|
if (active_serializers == 1)
|
|
|
|
active_slots = channels;
|
|
|
|
else
|
|
|
|
active_slots = total_slots;
|
2009-06-05 03:28:40 -07:00
|
|
|
|
2015-09-09 11:27:44 -07:00
|
|
|
for (i = 0; i < active_slots; i++)
|
|
|
|
mask |= (1 << i);
|
|
|
|
}
|
2019-06-20 02:20:01 -07:00
|
|
|
|
2013-11-14 02:35:36 -07:00
|
|
|
mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, TX_ASYNC);
|
2009-08-11 13:58:52 -07:00
|
|
|
|
2013-11-14 02:35:32 -07:00
|
|
|
if (!mcasp->dat_port)
|
|
|
|
busel = TXSEL;
|
|
|
|
|
2015-09-09 11:27:44 -07:00
|
|
|
if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
|
|
|
|
mcasp_set_reg(mcasp, DAVINCI_MCASP_TXTDM_REG, mask);
|
|
|
|
mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, busel | TXORD);
|
|
|
|
mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG,
|
|
|
|
FSXMOD(total_slots), FSXMOD(0x1FF));
|
|
|
|
} else if (stream == SNDRV_PCM_STREAM_CAPTURE) {
|
|
|
|
mcasp_set_reg(mcasp, DAVINCI_MCASP_RXTDM_REG, mask);
|
|
|
|
mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, busel | RXORD);
|
|
|
|
mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG,
|
|
|
|
FSRMOD(total_slots), FSRMOD(0x1FF));
|
2015-11-23 03:51:53 -07:00
|
|
|
/*
|
|
|
|
* If McASP is set to be TX/RX synchronous and the playback is
|
|
|
|
* not running already we need to configure the TX slots in
|
|
|
|
* order to have correct FSX on the bus
|
|
|
|
*/
|
|
|
|
if (mcasp_is_synchronous(mcasp) && !mcasp->channels)
|
|
|
|
mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG,
|
|
|
|
FSXMOD(total_slots), FSXMOD(0x1FF));
|
2015-09-09 11:27:44 -07:00
|
|
|
}
|
2014-01-30 06:15:23 -07:00
|
|
|
|
|
|
|
return 0;
|
2009-06-05 03:28:40 -07:00
|
|
|
}
|
|
|
|
|
|
|
|
/* S/PDIF */
|
2014-03-27 03:27:40 -07:00
|
|
|
static int mcasp_dit_hw_param(struct davinci_mcasp *mcasp,
|
|
|
|
unsigned int rate)
|
2009-06-05 03:28:40 -07:00
|
|
|
{
|
2021-07-05 12:42:45 -07:00
|
|
|
u8 *cs_bytes = (u8 *)&mcasp->iec958_status;
|
2014-03-27 03:27:40 -07:00
|
|
|
|
2021-07-05 12:42:45 -07:00
|
|
|
if (!mcasp->dat_port)
|
|
|
|
mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, TXSEL);
|
|
|
|
else
|
|
|
|
mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, TXSEL);
|
2009-06-05 03:28:40 -07:00
|
|
|
|
|
|
|
/* Set TX frame synch : DIT Mode, 1 bit width, internal, rising edge */
|
2013-11-14 02:35:36 -07:00
|
|
|
mcasp_set_reg(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE | FSXMOD(0x180));
|
2009-06-05 03:28:40 -07:00
|
|
|
|
2021-07-05 12:42:45 -07:00
|
|
|
mcasp_set_reg(mcasp, DAVINCI_MCASP_TXMASK_REG, 0xFFFF);
|
|
|
|
|
2009-06-05 03:28:40 -07:00
|
|
|
/* Set the TX tdm : for all the slots */
|
2013-11-14 02:35:36 -07:00
|
|
|
mcasp_set_reg(mcasp, DAVINCI_MCASP_TXTDM_REG, 0xFFFFFFFF);
|
2009-06-05 03:28:40 -07:00
|
|
|
|
|
|
|
/* Set the TX clock controls : div = 1 and internal */
|
2013-11-14 02:35:36 -07:00
|
|
|
mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE | TX_ASYNC);
|
2009-06-05 03:28:40 -07:00
|
|
|
|
2013-11-14 02:35:36 -07:00
|
|
|
mcasp_clr_bits(mcasp, DAVINCI_MCASP_XEVTCTL_REG, TXDATADMADIS);
|
2009-06-05 03:28:40 -07:00
|
|
|
|
2014-03-27 03:27:40 -07:00
|
|
|
/* Set S/PDIF channel status bits */
|
2021-07-05 12:42:45 -07:00
|
|
|
cs_bytes[3] &= ~IEC958_AES3_CON_FS;
|
2014-03-27 03:27:40 -07:00
|
|
|
switch (rate) {
|
|
|
|
case 22050:
|
|
|
|
cs_bytes[3] |= IEC958_AES3_CON_FS_22050;
|
|
|
|
break;
|
|
|
|
case 24000:
|
|
|
|
cs_bytes[3] |= IEC958_AES3_CON_FS_24000;
|
|
|
|
break;
|
|
|
|
case 32000:
|
|
|
|
cs_bytes[3] |= IEC958_AES3_CON_FS_32000;
|
|
|
|
break;
|
|
|
|
case 44100:
|
|
|
|
cs_bytes[3] |= IEC958_AES3_CON_FS_44100;
|
|
|
|
break;
|
|
|
|
case 48000:
|
|
|
|
cs_bytes[3] |= IEC958_AES3_CON_FS_48000;
|
|
|
|
break;
|
|
|
|
case 88200:
|
|
|
|
cs_bytes[3] |= IEC958_AES3_CON_FS_88200;
|
|
|
|
break;
|
|
|
|
case 96000:
|
|
|
|
cs_bytes[3] |= IEC958_AES3_CON_FS_96000;
|
|
|
|
break;
|
|
|
|
case 176400:
|
|
|
|
cs_bytes[3] |= IEC958_AES3_CON_FS_176400;
|
|
|
|
break;
|
|
|
|
case 192000:
|
|
|
|
cs_bytes[3] |= IEC958_AES3_CON_FS_192000;
|
|
|
|
break;
|
|
|
|
default:
|
2021-07-05 12:42:45 -07:00
|
|
|
dev_err(mcasp->dev, "unsupported sampling rate: %d\n", rate);
|
2014-03-27 03:27:40 -07:00
|
|
|
return -EINVAL;
|
|
|
|
}
|
|
|
|
|
2021-07-05 12:42:45 -07:00
|
|
|
mcasp_set_reg(mcasp, DAVINCI_MCASP_DITCSRA_REG, mcasp->iec958_status);
|
|
|
|
mcasp_set_reg(mcasp, DAVINCI_MCASP_DITCSRB_REG, mcasp->iec958_status);
|
|
|
|
|
|
|
|
/* Enable the DIT */
|
|
|
|
mcasp_set_bits(mcasp, DAVINCI_MCASP_TXDITCTL_REG, DITEN);
|
2014-03-27 03:27:40 -07:00
|
|
|
|
2014-01-30 06:15:23 -07:00
|
|
|
return 0;
|
2009-06-05 03:28:40 -07:00
|
|
|
}
|
|
|
|
|
2015-03-20 04:31:08 -07:00
|
|
|
static int davinci_mcasp_calc_clk_div(struct davinci_mcasp *mcasp,
|
2019-06-11 05:29:41 -07:00
|
|
|
unsigned int sysclk_freq,
|
2016-05-09 03:42:31 -07:00
|
|
|
unsigned int bclk_freq, bool set)
|
2015-03-20 04:31:08 -07:00
|
|
|
{
|
2016-05-09 03:42:32 -07:00
|
|
|
u32 reg = mcasp_get_reg(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG);
|
|
|
|
int div = sysclk_freq / bclk_freq;
|
|
|
|
int rem = sysclk_freq % bclk_freq;
|
2019-06-11 05:29:41 -07:00
|
|
|
int error_ppm;
|
2016-05-09 03:42:32 -07:00
|
|
|
int aux_div = 1;
|
|
|
|
|
|
|
|
if (div > (ACLKXDIV_MASK + 1)) {
|
|
|
|
if (reg & AHCLKXE) {
|
|
|
|
aux_div = div / (ACLKXDIV_MASK + 1);
|
|
|
|
if (div % (ACLKXDIV_MASK + 1))
|
|
|
|
aux_div++;
|
|
|
|
|
|
|
|
sysclk_freq /= aux_div;
|
|
|
|
div = sysclk_freq / bclk_freq;
|
|
|
|
rem = sysclk_freq % bclk_freq;
|
|
|
|
} else if (set) {
|
|
|
|
dev_warn(mcasp->dev, "Too fast reference clock (%u)\n",
|
|
|
|
sysclk_freq);
|
|
|
|
}
|
|
|
|
}
|
2015-03-20 04:31:08 -07:00
|
|
|
|
|
|
|
if (rem != 0) {
|
|
|
|
if (div == 0 ||
|
2016-05-09 03:42:32 -07:00
|
|
|
((sysclk_freq / div) - bclk_freq) >
|
|
|
|
(bclk_freq - (sysclk_freq / (div+1)))) {
|
2015-03-20 04:31:08 -07:00
|
|
|
div++;
|
|
|
|
rem = rem - bclk_freq;
|
|
|
|
}
|
|
|
|
}
|
2016-05-09 03:42:31 -07:00
|
|
|
error_ppm = (div*1000000 + (int)div64_long(1000000LL*rem,
|
|
|
|
(int)bclk_freq)) / div - 1000000;
|
2015-03-20 04:31:08 -07:00
|
|
|
|
2016-05-09 03:42:31 -07:00
|
|
|
if (set) {
|
|
|
|
if (error_ppm)
|
|
|
|
dev_info(mcasp->dev, "Sample-rate is off by %d PPM\n",
|
|
|
|
error_ppm);
|
|
|
|
|
|
|
|
__davinci_mcasp_set_clkdiv(mcasp, MCASP_CLKDIV_BCLK, div, 0);
|
2016-05-09 03:42:32 -07:00
|
|
|
if (reg & AHCLKXE)
|
|
|
|
__davinci_mcasp_set_clkdiv(mcasp, MCASP_CLKDIV_AUXCLK,
|
|
|
|
aux_div, 0);
|
2016-05-09 03:42:31 -07:00
|
|
|
}
|
2015-03-20 04:31:08 -07:00
|
|
|
|
2016-05-09 03:42:31 -07:00
|
|
|
return error_ppm;
|
2015-03-20 04:31:08 -07:00
|
|
|
}
|
|
|
|
|
2018-08-31 01:24:56 -07:00
|
|
|
static inline u32 davinci_mcasp_tx_delay(struct davinci_mcasp *mcasp)
|
|
|
|
{
|
|
|
|
if (!mcasp->txnumevt)
|
|
|
|
return 0;
|
|
|
|
|
|
|
|
return mcasp_get_reg(mcasp, mcasp->fifo_base + MCASP_WFIFOSTS_OFFSET);
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline u32 davinci_mcasp_rx_delay(struct davinci_mcasp *mcasp)
|
|
|
|
{
|
|
|
|
if (!mcasp->rxnumevt)
|
|
|
|
return 0;
|
|
|
|
|
|
|
|
return mcasp_get_reg(mcasp, mcasp->fifo_base + MCASP_RFIFOSTS_OFFSET);
|
|
|
|
}
|
|
|
|
|
|
|
|
static snd_pcm_sframes_t davinci_mcasp_delay(
|
|
|
|
struct snd_pcm_substream *substream,
|
|
|
|
struct snd_soc_dai *cpu_dai)
|
|
|
|
{
|
|
|
|
struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
|
|
|
|
u32 fifo_use;
|
|
|
|
|
|
|
|
if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
|
|
|
|
fifo_use = davinci_mcasp_tx_delay(mcasp);
|
|
|
|
else
|
|
|
|
fifo_use = davinci_mcasp_rx_delay(mcasp);
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Divide the used locations with the channel count to get the
|
|
|
|
* FIFO usage in samples (don't care about partial samples in the
|
|
|
|
* buffer).
|
|
|
|
*/
|
|
|
|
return fifo_use / substream->runtime->channels;
|
|
|
|
}
|
|
|
|
|
2009-06-05 03:28:40 -07:00
|
|
|
static int davinci_mcasp_hw_params(struct snd_pcm_substream *substream,
|
|
|
|
struct snd_pcm_hw_params *params,
|
|
|
|
struct snd_soc_dai *cpu_dai)
|
|
|
|
{
|
2013-11-14 02:35:29 -07:00
|
|
|
struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
|
2009-06-05 03:28:40 -07:00
|
|
|
int word_length;
|
2014-02-03 05:51:50 -07:00
|
|
|
int channels = params_channels(params);
|
2014-04-01 05:55:11 -07:00
|
|
|
int period_size = params_period_size(params);
|
2014-01-30 06:15:23 -07:00
|
|
|
int ret;
|
2014-01-27 08:37:52 -07:00
|
|
|
|
2019-07-25 01:34:32 -07:00
|
|
|
switch (params_format(params)) {
|
|
|
|
case SNDRV_PCM_FORMAT_U8:
|
|
|
|
case SNDRV_PCM_FORMAT_S8:
|
|
|
|
word_length = 8;
|
|
|
|
break;
|
|
|
|
|
|
|
|
case SNDRV_PCM_FORMAT_U16_LE:
|
|
|
|
case SNDRV_PCM_FORMAT_S16_LE:
|
|
|
|
word_length = 16;
|
|
|
|
break;
|
|
|
|
|
|
|
|
case SNDRV_PCM_FORMAT_U24_3LE:
|
|
|
|
case SNDRV_PCM_FORMAT_S24_3LE:
|
|
|
|
word_length = 24;
|
|
|
|
break;
|
|
|
|
|
|
|
|
case SNDRV_PCM_FORMAT_U24_LE:
|
|
|
|
case SNDRV_PCM_FORMAT_S24_LE:
|
|
|
|
word_length = 24;
|
|
|
|
break;
|
|
|
|
|
|
|
|
case SNDRV_PCM_FORMAT_U32_LE:
|
|
|
|
case SNDRV_PCM_FORMAT_S32_LE:
|
|
|
|
word_length = 32;
|
|
|
|
break;
|
|
|
|
|
|
|
|
default:
|
|
|
|
printk(KERN_WARNING "davinci-mcasp: unsupported PCM format");
|
|
|
|
return -EINVAL;
|
|
|
|
}
|
|
|
|
|
2016-03-11 04:18:51 -07:00
|
|
|
ret = davinci_mcasp_set_dai_fmt(cpu_dai, mcasp->dai_fmt);
|
|
|
|
if (ret)
|
|
|
|
return ret;
|
|
|
|
|
2014-07-16 05:04:41 -07:00
|
|
|
/*
|
|
|
|
* If mcasp is BCLK master, and a BCLK divider was not provided by
|
|
|
|
* the machine driver, we need to calculate the ratio.
|
|
|
|
*/
|
|
|
|
if (mcasp->bclk_master && mcasp->bclk_div == 0 && mcasp->sysclk_freq) {
|
2015-04-23 06:16:04 -07:00
|
|
|
int slots = mcasp->tdm_slots;
|
2015-03-20 04:31:08 -07:00
|
|
|
int rate = params_rate(params);
|
|
|
|
int sbits = params_width(params);
|
2021-07-05 12:42:45 -07:00
|
|
|
unsigned int bclk_target;
|
2015-03-20 04:31:08 -07:00
|
|
|
|
2015-09-09 11:27:44 -07:00
|
|
|
if (mcasp->slot_width)
|
|
|
|
sbits = mcasp->slot_width;
|
|
|
|
|
2021-07-05 12:42:45 -07:00
|
|
|
if (mcasp->op_mode == DAVINCI_MCASP_IIS_MODE)
|
|
|
|
bclk_target = rate * sbits * slots;
|
|
|
|
else
|
|
|
|
bclk_target = rate * 128;
|
|
|
|
|
2019-06-11 05:29:41 -07:00
|
|
|
davinci_mcasp_calc_clk_div(mcasp, mcasp->sysclk_freq,
|
2021-07-05 12:42:45 -07:00
|
|
|
bclk_target, true);
|
2014-01-27 08:37:52 -07:00
|
|
|
}
|
|
|
|
|
2014-04-01 05:55:11 -07:00
|
|
|
ret = mcasp_common_hw_param(mcasp, substream->stream,
|
|
|
|
period_size * channels, channels);
|
2014-01-30 06:15:24 -07:00
|
|
|
if (ret)
|
|
|
|
return ret;
|
|
|
|
|
2013-11-14 02:35:29 -07:00
|
|
|
if (mcasp->op_mode == DAVINCI_MCASP_DIT_MODE)
|
2014-03-27 03:27:40 -07:00
|
|
|
ret = mcasp_dit_hw_param(mcasp, params_rate(params));
|
2009-06-05 03:28:40 -07:00
|
|
|
else
|
2014-11-10 03:32:17 -07:00
|
|
|
ret = mcasp_i2s_hw_param(mcasp, substream->stream,
|
|
|
|
channels);
|
2014-01-30 06:15:23 -07:00
|
|
|
|
|
|
|
if (ret)
|
|
|
|
return ret;
|
2009-06-05 03:28:40 -07:00
|
|
|
|
2013-11-14 02:35:29 -07:00
|
|
|
davinci_config_channel_size(mcasp, word_length);
|
2009-06-05 03:28:40 -07:00
|
|
|
|
2019-07-25 23:42:44 -07:00
|
|
|
if (mcasp->op_mode == DAVINCI_MCASP_IIS_MODE) {
|
2014-11-10 03:32:16 -07:00
|
|
|
mcasp->channels = channels;
|
2019-07-25 23:42:44 -07:00
|
|
|
if (!mcasp->max_format_width)
|
|
|
|
mcasp->max_format_width = word_length;
|
|
|
|
}
|
2014-11-10 03:32:16 -07:00
|
|
|
|
2009-06-05 03:28:40 -07:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int davinci_mcasp_trigger(struct snd_pcm_substream *substream,
|
|
|
|
int cmd, struct snd_soc_dai *cpu_dai)
|
|
|
|
{
|
2013-11-14 02:35:29 -07:00
|
|
|
struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
|
2009-06-05 03:28:40 -07:00
|
|
|
int ret = 0;
|
|
|
|
|
|
|
|
switch (cmd) {
|
|
|
|
case SNDRV_PCM_TRIGGER_RESUME:
|
2010-01-20 04:36:33 -07:00
|
|
|
case SNDRV_PCM_TRIGGER_START:
|
|
|
|
case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
|
2013-11-14 02:35:29 -07:00
|
|
|
davinci_mcasp_start(mcasp, substream->stream);
|
2009-06-05 03:28:40 -07:00
|
|
|
break;
|
|
|
|
case SNDRV_PCM_TRIGGER_SUSPEND:
|
2009-12-03 06:26:56 -07:00
|
|
|
case SNDRV_PCM_TRIGGER_STOP:
|
2009-06-05 03:28:40 -07:00
|
|
|
case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
|
2013-11-14 02:35:29 -07:00
|
|
|
davinci_mcasp_stop(mcasp, substream->stream);
|
2009-06-05 03:28:40 -07:00
|
|
|
break;
|
|
|
|
|
|
|
|
default:
|
|
|
|
ret = -EINVAL;
|
|
|
|
}
|
|
|
|
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
2019-07-25 23:42:43 -07:00
|
|
|
static int davinci_mcasp_hw_rule_slot_width(struct snd_pcm_hw_params *params,
|
|
|
|
struct snd_pcm_hw_rule *rule)
|
|
|
|
{
|
|
|
|
struct davinci_mcasp_ruledata *rd = rule->private;
|
|
|
|
struct snd_mask *fmt = hw_param_mask(params, SNDRV_PCM_HW_PARAM_FORMAT);
|
|
|
|
struct snd_mask nfmt;
|
2023-05-19 14:16:36 -07:00
|
|
|
int slot_width;
|
|
|
|
snd_pcm_format_t i;
|
2019-07-25 23:42:43 -07:00
|
|
|
|
|
|
|
snd_mask_none(&nfmt);
|
|
|
|
slot_width = rd->mcasp->slot_width;
|
|
|
|
|
2023-05-19 14:16:36 -07:00
|
|
|
pcm_for_each_format(i) {
|
|
|
|
if (snd_mask_test_format(fmt, i)) {
|
2019-07-25 23:42:43 -07:00
|
|
|
if (snd_pcm_format_width(i) <= slot_width) {
|
2023-05-19 14:16:36 -07:00
|
|
|
snd_mask_set_format(&nfmt, i);
|
2019-07-25 23:42:43 -07:00
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
return snd_mask_refine(fmt, &nfmt);
|
|
|
|
}
|
|
|
|
|
2019-07-25 23:42:44 -07:00
|
|
|
static int davinci_mcasp_hw_rule_format_width(struct snd_pcm_hw_params *params,
|
|
|
|
struct snd_pcm_hw_rule *rule)
|
|
|
|
{
|
|
|
|
struct davinci_mcasp_ruledata *rd = rule->private;
|
|
|
|
struct snd_mask *fmt = hw_param_mask(params, SNDRV_PCM_HW_PARAM_FORMAT);
|
|
|
|
struct snd_mask nfmt;
|
2023-05-19 14:16:36 -07:00
|
|
|
int format_width;
|
|
|
|
snd_pcm_format_t i;
|
2019-07-25 23:42:44 -07:00
|
|
|
|
|
|
|
snd_mask_none(&nfmt);
|
|
|
|
format_width = rd->mcasp->max_format_width;
|
|
|
|
|
2023-05-19 14:16:36 -07:00
|
|
|
pcm_for_each_format(i) {
|
|
|
|
if (snd_mask_test_format(fmt, i)) {
|
2019-07-25 23:42:44 -07:00
|
|
|
if (snd_pcm_format_width(i) == format_width) {
|
2023-05-19 14:16:36 -07:00
|
|
|
snd_mask_set_format(&nfmt, i);
|
2019-07-25 23:42:44 -07:00
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
return snd_mask_refine(fmt, &nfmt);
|
|
|
|
}
|
|
|
|
|
2015-03-20 04:31:08 -07:00
|
|
|
static const unsigned int davinci_mcasp_dai_rates[] = {
|
|
|
|
8000, 11025, 16000, 22050, 32000, 44100, 48000, 64000,
|
|
|
|
88200, 96000, 176400, 192000,
|
|
|
|
};
|
|
|
|
|
|
|
|
#define DAVINCI_MAX_RATE_ERROR_PPM 1000
|
|
|
|
|
|
|
|
static int davinci_mcasp_hw_rule_rate(struct snd_pcm_hw_params *params,
|
|
|
|
struct snd_pcm_hw_rule *rule)
|
|
|
|
{
|
|
|
|
struct davinci_mcasp_ruledata *rd = rule->private;
|
|
|
|
struct snd_interval *ri =
|
|
|
|
hw_param_interval(params, SNDRV_PCM_HW_PARAM_RATE);
|
|
|
|
int sbits = params_width(params);
|
2015-04-23 06:16:04 -07:00
|
|
|
int slots = rd->mcasp->tdm_slots;
|
2015-04-23 06:16:06 -07:00
|
|
|
struct snd_interval range;
|
|
|
|
int i;
|
2015-03-20 04:31:08 -07:00
|
|
|
|
2015-09-09 11:27:44 -07:00
|
|
|
if (rd->mcasp->slot_width)
|
|
|
|
sbits = rd->mcasp->slot_width;
|
|
|
|
|
2015-04-23 06:16:06 -07:00
|
|
|
snd_interval_any(&range);
|
|
|
|
range.empty = 1;
|
2015-03-20 04:31:08 -07:00
|
|
|
|
|
|
|
for (i = 0; i < ARRAY_SIZE(davinci_mcasp_dai_rates); i++) {
|
2015-04-23 06:16:06 -07:00
|
|
|
if (snd_interval_test(ri, davinci_mcasp_dai_rates[i])) {
|
2019-06-11 05:29:41 -07:00
|
|
|
uint bclk_freq = sbits * slots *
|
|
|
|
davinci_mcasp_dai_rates[i];
|
|
|
|
unsigned int sysclk_freq;
|
2015-03-20 04:31:08 -07:00
|
|
|
int ppm;
|
|
|
|
|
2019-06-11 05:29:41 -07:00
|
|
|
if (rd->mcasp->auxclk_fs_ratio)
|
|
|
|
sysclk_freq = davinci_mcasp_dai_rates[i] *
|
|
|
|
rd->mcasp->auxclk_fs_ratio;
|
|
|
|
else
|
|
|
|
sysclk_freq = rd->mcasp->sysclk_freq;
|
|
|
|
|
|
|
|
ppm = davinci_mcasp_calc_clk_div(rd->mcasp, sysclk_freq,
|
|
|
|
bclk_freq, false);
|
2015-04-23 06:16:06 -07:00
|
|
|
if (abs(ppm) < DAVINCI_MAX_RATE_ERROR_PPM) {
|
|
|
|
if (range.empty) {
|
|
|
|
range.min = davinci_mcasp_dai_rates[i];
|
|
|
|
range.empty = 0;
|
|
|
|
}
|
|
|
|
range.max = davinci_mcasp_dai_rates[i];
|
|
|
|
}
|
2015-03-20 04:31:08 -07:00
|
|
|
}
|
|
|
|
}
|
2015-04-23 06:16:06 -07:00
|
|
|
|
2015-03-20 04:31:08 -07:00
|
|
|
dev_dbg(rd->mcasp->dev,
|
2015-04-23 06:16:06 -07:00
|
|
|
"Frequencies %d-%d -> %d-%d for %d sbits and %d tdm slots\n",
|
|
|
|
ri->min, ri->max, range.min, range.max, sbits, slots);
|
2015-03-20 04:31:08 -07:00
|
|
|
|
2015-04-23 06:16:06 -07:00
|
|
|
return snd_interval_refine(hw_param_interval(params, rule->var),
|
|
|
|
&range);
|
2015-03-20 04:31:08 -07:00
|
|
|
}
|
|
|
|
|
|
|
|
static int davinci_mcasp_hw_rule_format(struct snd_pcm_hw_params *params,
|
|
|
|
struct snd_pcm_hw_rule *rule)
|
|
|
|
{
|
|
|
|
struct davinci_mcasp_ruledata *rd = rule->private;
|
|
|
|
struct snd_mask *fmt = hw_param_mask(params, SNDRV_PCM_HW_PARAM_FORMAT);
|
|
|
|
struct snd_mask nfmt;
|
|
|
|
int rate = params_rate(params);
|
2015-04-23 06:16:04 -07:00
|
|
|
int slots = rd->mcasp->tdm_slots;
|
2023-05-19 14:16:36 -07:00
|
|
|
int count = 0;
|
|
|
|
snd_pcm_format_t i;
|
2015-03-20 04:31:08 -07:00
|
|
|
|
|
|
|
snd_mask_none(&nfmt);
|
|
|
|
|
2023-05-19 14:16:36 -07:00
|
|
|
pcm_for_each_format(i) {
|
|
|
|
if (snd_mask_test_format(fmt, i)) {
|
2015-09-09 11:27:44 -07:00
|
|
|
uint sbits = snd_pcm_format_width(i);
|
2019-06-11 05:29:41 -07:00
|
|
|
unsigned int sysclk_freq;
|
2015-03-20 04:31:08 -07:00
|
|
|
int ppm;
|
|
|
|
|
2019-06-11 05:29:41 -07:00
|
|
|
if (rd->mcasp->auxclk_fs_ratio)
|
|
|
|
sysclk_freq = rate *
|
|
|
|
rd->mcasp->auxclk_fs_ratio;
|
|
|
|
else
|
|
|
|
sysclk_freq = rd->mcasp->sysclk_freq;
|
|
|
|
|
2015-09-09 11:27:44 -07:00
|
|
|
if (rd->mcasp->slot_width)
|
|
|
|
sbits = rd->mcasp->slot_width;
|
|
|
|
|
2019-06-11 05:29:41 -07:00
|
|
|
ppm = davinci_mcasp_calc_clk_div(rd->mcasp, sysclk_freq,
|
2016-05-09 03:42:31 -07:00
|
|
|
sbits * slots * rate,
|
|
|
|
false);
|
2015-03-20 04:31:08 -07:00
|
|
|
if (abs(ppm) < DAVINCI_MAX_RATE_ERROR_PPM) {
|
2023-05-19 14:16:36 -07:00
|
|
|
snd_mask_set_format(&nfmt, i);
|
2015-03-20 04:31:08 -07:00
|
|
|
count++;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
dev_dbg(rd->mcasp->dev,
|
2015-04-23 06:16:04 -07:00
|
|
|
"%d possible sample format for %d Hz and %d tdm slots\n",
|
|
|
|
count, rate, slots);
|
2015-03-20 04:31:08 -07:00
|
|
|
|
|
|
|
return snd_mask_refine(fmt, &nfmt);
|
|
|
|
}
|
|
|
|
|
2018-01-05 03:18:07 -07:00
|
|
|
static int davinci_mcasp_hw_rule_min_periodsize(
|
|
|
|
struct snd_pcm_hw_params *params, struct snd_pcm_hw_rule *rule)
|
|
|
|
{
|
|
|
|
struct snd_interval *period_size = hw_param_interval(params,
|
|
|
|
SNDRV_PCM_HW_PARAM_PERIOD_SIZE);
|
2024-06-11 05:32:56 -07:00
|
|
|
u8 numevt = *((u8 *)rule->private);
|
2018-01-05 03:18:07 -07:00
|
|
|
struct snd_interval frames;
|
|
|
|
|
|
|
|
snd_interval_any(&frames);
|
2024-06-11 05:32:56 -07:00
|
|
|
frames.min = numevt;
|
2018-01-05 03:18:07 -07:00
|
|
|
frames.integer = 1;
|
|
|
|
|
|
|
|
return snd_interval_refine(period_size, &frames);
|
|
|
|
}
|
|
|
|
|
2014-11-10 03:32:16 -07:00
|
|
|
static int davinci_mcasp_startup(struct snd_pcm_substream *substream,
|
|
|
|
struct snd_soc_dai *cpu_dai)
|
|
|
|
{
|
|
|
|
struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
|
2015-04-07 04:03:53 -07:00
|
|
|
struct davinci_mcasp_ruledata *ruledata =
|
|
|
|
&mcasp->ruledata[substream->stream];
|
2014-11-10 03:32:16 -07:00
|
|
|
u32 max_channels = 0;
|
2019-07-25 23:42:43 -07:00
|
|
|
int i, dir, ret;
|
2015-09-09 11:27:44 -07:00
|
|
|
int tdm_slots = mcasp->tdm_slots;
|
2024-06-11 05:32:56 -07:00
|
|
|
u8 *numevt;
|
2015-09-09 11:27:44 -07:00
|
|
|
|
2016-05-09 03:39:14 -07:00
|
|
|
/* Do not allow more then one stream per direction */
|
|
|
|
if (mcasp->substreams[substream->stream])
|
|
|
|
return -EBUSY;
|
2014-11-10 03:32:16 -07:00
|
|
|
|
2014-11-12 07:38:05 -07:00
|
|
|
mcasp->substreams[substream->stream] = substream;
|
|
|
|
|
2016-05-09 03:39:14 -07:00
|
|
|
if (mcasp->tdm_mask[substream->stream])
|
|
|
|
tdm_slots = hweight32(mcasp->tdm_mask[substream->stream]);
|
|
|
|
|
2014-11-10 03:32:16 -07:00
|
|
|
if (mcasp->op_mode == DAVINCI_MCASP_DIT_MODE)
|
|
|
|
return 0;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Limit the maximum allowed channels for the first stream:
|
|
|
|
* number of serializers for the direction * tdm slots per serializer
|
|
|
|
*/
|
|
|
|
if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
|
|
|
|
dir = TX_MODE;
|
|
|
|
else
|
|
|
|
dir = RX_MODE;
|
|
|
|
|
|
|
|
for (i = 0; i < mcasp->num_serializer; i++) {
|
|
|
|
if (mcasp->serial_dir[i] == dir)
|
|
|
|
max_channels++;
|
|
|
|
}
|
2015-04-07 04:03:53 -07:00
|
|
|
ruledata->serializers = max_channels;
|
2019-07-25 23:42:43 -07:00
|
|
|
ruledata->mcasp = mcasp;
|
2015-09-09 11:27:44 -07:00
|
|
|
max_channels *= tdm_slots;
|
2014-11-10 03:32:16 -07:00
|
|
|
/*
|
|
|
|
* If the already active stream has less channels than the calculated
|
2019-07-25 01:34:32 -07:00
|
|
|
* limit based on the seirializers * tdm_slots, and only one serializer
|
|
|
|
* is in use we need to use that as a constraint for the second stream.
|
|
|
|
* Otherwise (first stream or less allowed channels or more than one
|
|
|
|
* serializer in use) we use the calculated constraint.
|
2014-11-10 03:32:16 -07:00
|
|
|
*/
|
2019-07-25 01:34:32 -07:00
|
|
|
if (mcasp->channels && mcasp->channels < max_channels &&
|
|
|
|
ruledata->serializers == 1)
|
2014-11-10 03:32:16 -07:00
|
|
|
max_channels = mcasp->channels;
|
2015-09-09 11:27:44 -07:00
|
|
|
/*
|
|
|
|
* But we can always allow channels upto the amount of
|
|
|
|
* the available tdm_slots.
|
|
|
|
*/
|
|
|
|
if (max_channels < tdm_slots)
|
|
|
|
max_channels = tdm_slots;
|
2014-11-10 03:32:16 -07:00
|
|
|
|
|
|
|
snd_pcm_hw_constraint_minmax(substream->runtime,
|
|
|
|
SNDRV_PCM_HW_PARAM_CHANNELS,
|
2017-05-10 23:58:22 -07:00
|
|
|
0, max_channels);
|
2015-03-20 04:31:08 -07:00
|
|
|
|
2015-09-09 11:27:44 -07:00
|
|
|
snd_pcm_hw_constraint_list(substream->runtime,
|
|
|
|
0, SNDRV_PCM_HW_PARAM_CHANNELS,
|
|
|
|
&mcasp->chconstr[substream->stream]);
|
|
|
|
|
2019-07-25 23:42:44 -07:00
|
|
|
if (mcasp->max_format_width) {
|
|
|
|
/*
|
|
|
|
* Only allow formats which require same amount of bits on the
|
|
|
|
* bus as the currently running stream
|
|
|
|
*/
|
|
|
|
ret = snd_pcm_hw_rule_add(substream->runtime, 0,
|
|
|
|
SNDRV_PCM_HW_PARAM_FORMAT,
|
|
|
|
davinci_mcasp_hw_rule_format_width,
|
|
|
|
ruledata,
|
|
|
|
SNDRV_PCM_HW_PARAM_FORMAT, -1);
|
|
|
|
if (ret)
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
else if (mcasp->slot_width) {
|
2019-07-25 23:42:43 -07:00
|
|
|
/* Only allow formats require <= slot_width bits on the bus */
|
|
|
|
ret = snd_pcm_hw_rule_add(substream->runtime, 0,
|
|
|
|
SNDRV_PCM_HW_PARAM_FORMAT,
|
|
|
|
davinci_mcasp_hw_rule_slot_width,
|
|
|
|
ruledata,
|
|
|
|
SNDRV_PCM_HW_PARAM_FORMAT, -1);
|
|
|
|
if (ret)
|
|
|
|
return ret;
|
|
|
|
}
|
2015-04-23 06:16:05 -07:00
|
|
|
|
2015-03-20 04:31:08 -07:00
|
|
|
/*
|
|
|
|
* If we rely on implicit BCLK divider setting we should
|
|
|
|
* set constraints based on what we can provide.
|
|
|
|
*/
|
|
|
|
if (mcasp->bclk_master && mcasp->bclk_div == 0 && mcasp->sysclk_freq) {
|
|
|
|
ret = snd_pcm_hw_rule_add(substream->runtime, 0,
|
|
|
|
SNDRV_PCM_HW_PARAM_RATE,
|
|
|
|
davinci_mcasp_hw_rule_rate,
|
2015-04-07 04:03:53 -07:00
|
|
|
ruledata,
|
2015-04-23 06:16:04 -07:00
|
|
|
SNDRV_PCM_HW_PARAM_FORMAT, -1);
|
2015-03-20 04:31:08 -07:00
|
|
|
if (ret)
|
|
|
|
return ret;
|
|
|
|
ret = snd_pcm_hw_rule_add(substream->runtime, 0,
|
|
|
|
SNDRV_PCM_HW_PARAM_FORMAT,
|
|
|
|
davinci_mcasp_hw_rule_format,
|
2015-04-07 04:03:53 -07:00
|
|
|
ruledata,
|
2015-04-23 06:16:04 -07:00
|
|
|
SNDRV_PCM_HW_PARAM_RATE, -1);
|
2015-03-20 04:31:08 -07:00
|
|
|
if (ret)
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
2024-06-11 05:32:56 -07:00
|
|
|
numevt = (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) ?
|
|
|
|
&mcasp->txnumevt :
|
|
|
|
&mcasp->rxnumevt;
|
2018-01-05 03:18:07 -07:00
|
|
|
snd_pcm_hw_rule_add(substream->runtime, 0,
|
|
|
|
SNDRV_PCM_HW_PARAM_PERIOD_SIZE,
|
2024-06-11 05:32:56 -07:00
|
|
|
davinci_mcasp_hw_rule_min_periodsize, numevt,
|
2018-01-05 03:18:07 -07:00
|
|
|
SNDRV_PCM_HW_PARAM_PERIOD_SIZE, -1);
|
|
|
|
|
2014-11-10 03:32:16 -07:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static void davinci_mcasp_shutdown(struct snd_pcm_substream *substream,
|
|
|
|
struct snd_soc_dai *cpu_dai)
|
|
|
|
{
|
|
|
|
struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
|
|
|
|
|
2014-11-12 07:38:05 -07:00
|
|
|
mcasp->substreams[substream->stream] = NULL;
|
2019-07-25 01:34:32 -07:00
|
|
|
mcasp->active_serializers[substream->stream] = 0;
|
2014-11-12 07:38:05 -07:00
|
|
|
|
2014-11-10 03:32:16 -07:00
|
|
|
if (mcasp->op_mode == DAVINCI_MCASP_DIT_MODE)
|
|
|
|
return;
|
|
|
|
|
2020-05-14 17:47:48 -07:00
|
|
|
if (!snd_soc_dai_active(cpu_dai)) {
|
2014-11-10 03:32:16 -07:00
|
|
|
mcasp->channels = 0;
|
2019-07-25 23:42:44 -07:00
|
|
|
mcasp->max_format_width = 0;
|
|
|
|
}
|
2014-11-10 03:32:16 -07:00
|
|
|
}
|
|
|
|
|
2021-07-05 12:42:45 -07:00
|
|
|
static int davinci_mcasp_iec958_info(struct snd_kcontrol *kcontrol,
|
|
|
|
struct snd_ctl_elem_info *uinfo)
|
|
|
|
{
|
|
|
|
uinfo->type = SNDRV_CTL_ELEM_TYPE_IEC958;
|
|
|
|
uinfo->count = 1;
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int davinci_mcasp_iec958_get(struct snd_kcontrol *kcontrol,
|
|
|
|
struct snd_ctl_elem_value *uctl)
|
|
|
|
{
|
|
|
|
struct snd_soc_dai *cpu_dai = snd_kcontrol_chip(kcontrol);
|
|
|
|
struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
|
|
|
|
|
|
|
|
memcpy(uctl->value.iec958.status, &mcasp->iec958_status,
|
|
|
|
sizeof(mcasp->iec958_status));
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int davinci_mcasp_iec958_put(struct snd_kcontrol *kcontrol,
|
|
|
|
struct snd_ctl_elem_value *uctl)
|
|
|
|
{
|
|
|
|
struct snd_soc_dai *cpu_dai = snd_kcontrol_chip(kcontrol);
|
|
|
|
struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
|
|
|
|
|
|
|
|
memcpy(&mcasp->iec958_status, uctl->value.iec958.status,
|
|
|
|
sizeof(mcasp->iec958_status));
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int davinci_mcasp_iec958_con_mask_get(struct snd_kcontrol *kcontrol,
|
|
|
|
struct snd_ctl_elem_value *ucontrol)
|
|
|
|
{
|
|
|
|
struct snd_soc_dai *cpu_dai = snd_kcontrol_chip(kcontrol);
|
|
|
|
struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
|
|
|
|
|
|
|
|
memset(ucontrol->value.iec958.status, 0xff, sizeof(mcasp->iec958_status));
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static const struct snd_kcontrol_new davinci_mcasp_iec958_ctls[] = {
|
|
|
|
{
|
|
|
|
.access = (SNDRV_CTL_ELEM_ACCESS_READWRITE |
|
|
|
|
SNDRV_CTL_ELEM_ACCESS_VOLATILE),
|
|
|
|
.iface = SNDRV_CTL_ELEM_IFACE_PCM,
|
|
|
|
.name = SNDRV_CTL_NAME_IEC958("", PLAYBACK, DEFAULT),
|
|
|
|
.info = davinci_mcasp_iec958_info,
|
|
|
|
.get = davinci_mcasp_iec958_get,
|
|
|
|
.put = davinci_mcasp_iec958_put,
|
|
|
|
}, {
|
|
|
|
.access = SNDRV_CTL_ELEM_ACCESS_READ,
|
|
|
|
.iface = SNDRV_CTL_ELEM_IFACE_MIXER,
|
|
|
|
.name = SNDRV_CTL_NAME_IEC958("", PLAYBACK, CON_MASK),
|
|
|
|
.info = davinci_mcasp_iec958_info,
|
|
|
|
.get = davinci_mcasp_iec958_con_mask_get,
|
|
|
|
},
|
|
|
|
};
|
|
|
|
|
|
|
|
static void davinci_mcasp_init_iec958_status(struct davinci_mcasp *mcasp)
|
|
|
|
{
|
|
|
|
unsigned char *cs = (u8 *)&mcasp->iec958_status;
|
|
|
|
|
|
|
|
cs[0] = IEC958_AES0_CON_NOT_COPYRIGHT | IEC958_AES0_CON_EMPHASIS_NONE;
|
|
|
|
cs[1] = IEC958_AES1_CON_PCM_CODER;
|
|
|
|
cs[2] = IEC958_AES2_CON_SOURCE_UNSPEC | IEC958_AES2_CON_CHANNEL_UNSPEC;
|
|
|
|
cs[3] = IEC958_AES3_CON_CLOCK_1000PPM;
|
|
|
|
}
|
|
|
|
|
2014-04-01 05:55:07 -07:00
|
|
|
static int davinci_mcasp_dai_probe(struct snd_soc_dai *dai)
|
|
|
|
{
|
|
|
|
struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
|
2023-01-30 19:01:18 -07:00
|
|
|
int stream;
|
2014-04-01 05:55:07 -07:00
|
|
|
|
2023-01-30 19:01:18 -07:00
|
|
|
for_each_pcm_streams(stream)
|
|
|
|
snd_soc_dai_dma_data_set(dai, stream, &mcasp->dma_data[stream]);
|
2014-04-01 05:55:07 -07:00
|
|
|
|
2021-07-05 12:42:45 -07:00
|
|
|
if (mcasp->op_mode == DAVINCI_MCASP_DIT_MODE) {
|
|
|
|
davinci_mcasp_init_iec958_status(mcasp);
|
|
|
|
snd_soc_add_dai_controls(dai, davinci_mcasp_iec958_ctls,
|
|
|
|
ARRAY_SIZE(davinci_mcasp_iec958_ctls));
|
|
|
|
}
|
|
|
|
|
2014-04-01 05:55:07 -07:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2023-08-08 15:54:59 -07:00
|
|
|
static const struct snd_soc_dai_ops davinci_mcasp_dai_ops = {
|
|
|
|
.probe = davinci_mcasp_dai_probe,
|
|
|
|
.startup = davinci_mcasp_startup,
|
|
|
|
.shutdown = davinci_mcasp_shutdown,
|
|
|
|
.trigger = davinci_mcasp_trigger,
|
|
|
|
.delay = davinci_mcasp_delay,
|
|
|
|
.hw_params = davinci_mcasp_hw_params,
|
|
|
|
.set_fmt = davinci_mcasp_set_dai_fmt,
|
|
|
|
.set_clkdiv = davinci_mcasp_set_clkdiv,
|
|
|
|
.set_sysclk = davinci_mcasp_set_sysclk,
|
|
|
|
.set_tdm_slot = davinci_mcasp_set_tdm_slot,
|
|
|
|
};
|
|
|
|
|
2013-11-14 02:35:22 -07:00
|
|
|
#define DAVINCI_MCASP_RATES SNDRV_PCM_RATE_8000_192000
|
|
|
|
|
2011-08-26 09:02:44 -07:00
|
|
|
#define DAVINCI_MCASP_PCM_FMTS (SNDRV_PCM_FMTBIT_S8 | \
|
|
|
|
SNDRV_PCM_FMTBIT_U8 | \
|
|
|
|
SNDRV_PCM_FMTBIT_S16_LE | \
|
|
|
|
SNDRV_PCM_FMTBIT_U16_LE | \
|
2012-10-09 00:35:16 -07:00
|
|
|
SNDRV_PCM_FMTBIT_S24_LE | \
|
|
|
|
SNDRV_PCM_FMTBIT_U24_LE | \
|
|
|
|
SNDRV_PCM_FMTBIT_S24_3LE | \
|
|
|
|
SNDRV_PCM_FMTBIT_U24_3LE | \
|
2011-08-26 09:02:44 -07:00
|
|
|
SNDRV_PCM_FMTBIT_S32_LE | \
|
|
|
|
SNDRV_PCM_FMTBIT_U32_LE)
|
|
|
|
|
2010-03-17 13:15:21 -07:00
|
|
|
static struct snd_soc_dai_driver davinci_mcasp_dai[] = {
|
2009-06-05 03:28:40 -07:00
|
|
|
{
|
2010-03-17 13:15:21 -07:00
|
|
|
.name = "davinci-mcasp.0",
|
2009-06-05 03:28:40 -07:00
|
|
|
.playback = {
|
2020-06-30 05:58:41 -07:00
|
|
|
.stream_name = "IIS Playback",
|
2017-05-10 23:58:22 -07:00
|
|
|
.channels_min = 1,
|
2013-02-28 08:07:08 -07:00
|
|
|
.channels_max = 32 * 16,
|
2009-06-05 03:28:40 -07:00
|
|
|
.rates = DAVINCI_MCASP_RATES,
|
2011-08-26 09:02:44 -07:00
|
|
|
.formats = DAVINCI_MCASP_PCM_FMTS,
|
2009-06-05 03:28:40 -07:00
|
|
|
},
|
|
|
|
.capture = {
|
2020-06-30 05:58:41 -07:00
|
|
|
.stream_name = "IIS Capture",
|
2017-05-10 23:58:22 -07:00
|
|
|
.channels_min = 1,
|
2013-02-28 08:07:08 -07:00
|
|
|
.channels_max = 32 * 16,
|
2009-06-05 03:28:40 -07:00
|
|
|
.rates = DAVINCI_MCASP_RATES,
|
2011-08-26 09:02:44 -07:00
|
|
|
.formats = DAVINCI_MCASP_PCM_FMTS,
|
2009-06-05 03:28:40 -07:00
|
|
|
},
|
|
|
|
.ops = &davinci_mcasp_dai_ops,
|
|
|
|
|
2021-01-14 21:53:53 -07:00
|
|
|
.symmetric_rate = 1,
|
2009-06-05 03:28:40 -07:00
|
|
|
},
|
|
|
|
{
|
2013-11-14 02:35:24 -07:00
|
|
|
.name = "davinci-mcasp.1",
|
2009-06-05 03:28:40 -07:00
|
|
|
.playback = {
|
2020-06-30 05:58:41 -07:00
|
|
|
.stream_name = "DIT Playback",
|
2009-06-05 03:28:40 -07:00
|
|
|
.channels_min = 1,
|
|
|
|
.channels_max = 384,
|
|
|
|
.rates = DAVINCI_MCASP_RATES,
|
2021-07-05 12:42:45 -07:00
|
|
|
.formats = SNDRV_PCM_FMTBIT_S16_LE |
|
|
|
|
SNDRV_PCM_FMTBIT_S24_LE,
|
2009-06-05 03:28:40 -07:00
|
|
|
},
|
|
|
|
.ops = &davinci_mcasp_dai_ops,
|
|
|
|
},
|
|
|
|
|
|
|
|
};
|
|
|
|
|
2013-03-21 03:31:19 -07:00
|
|
|
static const struct snd_soc_component_driver davinci_mcasp_component = {
|
2022-06-23 05:51:45 -07:00
|
|
|
.name = "davinci-mcasp",
|
|
|
|
.legacy_dai_naming = 1,
|
2013-03-21 03:31:19 -07:00
|
|
|
};
|
|
|
|
|
2013-10-18 08:37:42 -07:00
|
|
|
/* Some HW specific values and defaults. The rest is filled in from DT. */
|
2014-02-03 05:51:51 -07:00
|
|
|
static struct davinci_mcasp_pdata dm646x_mcasp_pdata = {
|
2013-10-18 08:37:42 -07:00
|
|
|
.tx_dma_offset = 0x400,
|
|
|
|
.rx_dma_offset = 0x400,
|
|
|
|
.version = MCASP_VERSION_1,
|
|
|
|
};
|
|
|
|
|
2014-02-03 05:51:51 -07:00
|
|
|
static struct davinci_mcasp_pdata da830_mcasp_pdata = {
|
2013-10-18 08:37:42 -07:00
|
|
|
.tx_dma_offset = 0x2000,
|
|
|
|
.rx_dma_offset = 0x2000,
|
|
|
|
.version = MCASP_VERSION_2,
|
|
|
|
};
|
|
|
|
|
2014-02-03 05:51:51 -07:00
|
|
|
static struct davinci_mcasp_pdata am33xx_mcasp_pdata = {
|
2013-10-18 08:37:42 -07:00
|
|
|
.tx_dma_offset = 0,
|
|
|
|
.rx_dma_offset = 0,
|
|
|
|
.version = MCASP_VERSION_3,
|
|
|
|
};
|
|
|
|
|
2014-02-03 05:51:51 -07:00
|
|
|
static struct davinci_mcasp_pdata dra7_mcasp_pdata = {
|
2016-06-02 02:55:05 -07:00
|
|
|
/* The CFG port offset will be calculated if it is needed */
|
|
|
|
.tx_dma_offset = 0,
|
|
|
|
.rx_dma_offset = 0,
|
2013-11-14 02:35:34 -07:00
|
|
|
.version = MCASP_VERSION_4,
|
|
|
|
};
|
|
|
|
|
2021-07-05 12:42:47 -07:00
|
|
|
static struct davinci_mcasp_pdata omap_mcasp_pdata = {
|
|
|
|
.tx_dma_offset = 0x200,
|
|
|
|
.rx_dma_offset = 0,
|
|
|
|
.version = MCASP_VERSION_OMAP,
|
|
|
|
};
|
|
|
|
|
2012-08-27 06:26:42 -07:00
|
|
|
static const struct of_device_id mcasp_dt_ids[] = {
|
|
|
|
{
|
|
|
|
.compatible = "ti,dm646x-mcasp-audio",
|
2013-10-18 08:37:42 -07:00
|
|
|
.data = &dm646x_mcasp_pdata,
|
2012-08-27 06:26:42 -07:00
|
|
|
},
|
|
|
|
{
|
|
|
|
.compatible = "ti,da830-mcasp-audio",
|
2013-10-18 08:37:42 -07:00
|
|
|
.data = &da830_mcasp_pdata,
|
2012-08-27 06:26:42 -07:00
|
|
|
},
|
2012-09-03 01:10:40 -07:00
|
|
|
{
|
2013-10-18 08:37:44 -07:00
|
|
|
.compatible = "ti,am33xx-mcasp-audio",
|
2013-11-14 02:35:37 -07:00
|
|
|
.data = &am33xx_mcasp_pdata,
|
2012-09-03 01:10:40 -07:00
|
|
|
},
|
2013-11-14 02:35:34 -07:00
|
|
|
{
|
|
|
|
.compatible = "ti,dra7-mcasp-audio",
|
|
|
|
.data = &dra7_mcasp_pdata,
|
|
|
|
},
|
2021-07-05 12:42:47 -07:00
|
|
|
{
|
|
|
|
.compatible = "ti,omap4-mcasp-audio",
|
|
|
|
.data = &omap_mcasp_pdata,
|
|
|
|
},
|
2012-08-27 06:26:42 -07:00
|
|
|
{ /* sentinel */ }
|
|
|
|
};
|
|
|
|
MODULE_DEVICE_TABLE(of, mcasp_dt_ids);
|
|
|
|
|
2013-11-14 02:35:35 -07:00
|
|
|
static int mcasp_reparent_fck(struct platform_device *pdev)
|
|
|
|
{
|
|
|
|
struct device_node *node = pdev->dev.of_node;
|
|
|
|
struct clk *gfclk, *parent_clk;
|
|
|
|
const char *parent_name;
|
|
|
|
int ret;
|
|
|
|
|
|
|
|
if (!node)
|
|
|
|
return 0;
|
|
|
|
|
|
|
|
parent_name = of_get_property(node, "fck_parent", NULL);
|
|
|
|
if (!parent_name)
|
|
|
|
return 0;
|
|
|
|
|
2016-01-27 06:02:49 -07:00
|
|
|
dev_warn(&pdev->dev, "Update the bindings to use assigned-clocks!\n");
|
|
|
|
|
2013-11-14 02:35:35 -07:00
|
|
|
gfclk = clk_get(&pdev->dev, "fck");
|
|
|
|
if (IS_ERR(gfclk)) {
|
|
|
|
dev_err(&pdev->dev, "failed to get fck\n");
|
|
|
|
return PTR_ERR(gfclk);
|
|
|
|
}
|
|
|
|
|
|
|
|
parent_clk = clk_get(NULL, parent_name);
|
|
|
|
if (IS_ERR(parent_clk)) {
|
|
|
|
dev_err(&pdev->dev, "failed to get parent clock\n");
|
|
|
|
ret = PTR_ERR(parent_clk);
|
|
|
|
goto err1;
|
|
|
|
}
|
|
|
|
|
|
|
|
ret = clk_set_parent(gfclk, parent_clk);
|
|
|
|
if (ret) {
|
|
|
|
dev_err(&pdev->dev, "failed to reparent fck\n");
|
|
|
|
goto err2;
|
|
|
|
}
|
|
|
|
|
|
|
|
err2:
|
|
|
|
clk_put(parent_clk);
|
|
|
|
err1:
|
|
|
|
clk_put(gfclk);
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
2020-11-06 00:25:51 -07:00
|
|
|
static bool davinci_mcasp_have_gpiochip(struct davinci_mcasp *mcasp)
|
2012-08-27 06:26:42 -07:00
|
|
|
{
|
2020-11-06 00:25:51 -07:00
|
|
|
#ifdef CONFIG_OF_GPIO
|
2021-12-02 13:56:12 -07:00
|
|
|
return of_property_read_bool(mcasp->dev->of_node, "gpio-controller");
|
|
|
|
#else
|
2020-11-06 00:25:51 -07:00
|
|
|
return false;
|
2021-12-02 13:56:12 -07:00
|
|
|
#endif
|
2020-11-06 00:25:51 -07:00
|
|
|
}
|
|
|
|
|
2020-11-06 00:25:50 -07:00
|
|
|
static int davinci_mcasp_get_config(struct davinci_mcasp *mcasp,
|
|
|
|
struct platform_device *pdev)
|
2012-08-27 06:26:42 -07:00
|
|
|
{
|
|
|
|
struct device_node *np = pdev->dev.of_node;
|
2014-02-03 05:51:51 -07:00
|
|
|
struct davinci_mcasp_pdata *pdata = NULL;
|
2023-10-06 13:09:14 -07:00
|
|
|
const struct davinci_mcasp_pdata *match_pdata =
|
|
|
|
device_get_match_data(&pdev->dev);
|
2012-08-27 06:26:42 -07:00
|
|
|
const u32 *of_serial_dir32;
|
|
|
|
u32 val;
|
2020-11-06 00:25:50 -07:00
|
|
|
int i;
|
2012-08-27 06:26:42 -07:00
|
|
|
|
|
|
|
if (pdev->dev.platform_data) {
|
|
|
|
pdata = pdev->dev.platform_data;
|
2018-11-16 06:41:41 -07:00
|
|
|
pdata->dismod = DISMOD_LOW;
|
2020-11-06 00:25:50 -07:00
|
|
|
goto out;
|
2023-10-06 13:09:14 -07:00
|
|
|
} else if (match_pdata) {
|
|
|
|
pdata = devm_kmemdup(&pdev->dev, match_pdata, sizeof(*pdata),
|
2016-06-02 02:55:24 -07:00
|
|
|
GFP_KERNEL);
|
2020-02-10 02:24:22 -07:00
|
|
|
if (!pdata)
|
2020-11-06 00:25:50 -07:00
|
|
|
return -ENOMEM;
|
2012-08-27 06:26:42 -07:00
|
|
|
} else {
|
2020-11-06 00:25:50 -07:00
|
|
|
dev_err(&pdev->dev, "No compatible match found\n");
|
|
|
|
return -EINVAL;
|
2012-08-27 06:26:42 -07:00
|
|
|
}
|
|
|
|
|
2020-11-06 00:25:51 -07:00
|
|
|
if (of_property_read_u32(np, "op-mode", &val) == 0) {
|
2012-08-27 06:26:42 -07:00
|
|
|
pdata->op_mode = val;
|
2020-11-06 00:25:51 -07:00
|
|
|
} else {
|
|
|
|
mcasp->missing_audio_param = true;
|
|
|
|
goto out;
|
|
|
|
}
|
2012-08-27 06:26:42 -07:00
|
|
|
|
2020-11-06 00:25:50 -07:00
|
|
|
if (of_property_read_u32(np, "tdm-slots", &val) == 0) {
|
2013-02-28 08:07:08 -07:00
|
|
|
if (val < 2 || val > 32) {
|
2020-11-06 00:25:50 -07:00
|
|
|
dev_err(&pdev->dev, "tdm-slots must be in rage [2-32]\n");
|
|
|
|
return -EINVAL;
|
2013-02-28 08:07:08 -07:00
|
|
|
}
|
|
|
|
|
2012-08-27 06:26:42 -07:00
|
|
|
pdata->tdm_slots = val;
|
2020-11-06 00:25:51 -07:00
|
|
|
} else if (pdata->op_mode == DAVINCI_MCASP_IIS_MODE) {
|
|
|
|
mcasp->missing_audio_param = true;
|
|
|
|
goto out;
|
2013-02-28 08:07:08 -07:00
|
|
|
}
|
2012-08-27 06:26:42 -07:00
|
|
|
|
|
|
|
of_serial_dir32 = of_get_property(np, "serial-dir", &val);
|
|
|
|
val /= sizeof(u32);
|
|
|
|
if (of_serial_dir32) {
|
2013-10-18 08:37:46 -07:00
|
|
|
u8 *of_serial_dir = devm_kzalloc(&pdev->dev,
|
|
|
|
(sizeof(*of_serial_dir) * val),
|
|
|
|
GFP_KERNEL);
|
2020-11-06 00:25:50 -07:00
|
|
|
if (!of_serial_dir)
|
|
|
|
return -ENOMEM;
|
2012-08-27 06:26:42 -07:00
|
|
|
|
2013-10-18 08:37:46 -07:00
|
|
|
for (i = 0; i < val; i++)
|
2012-08-27 06:26:42 -07:00
|
|
|
of_serial_dir[i] = be32_to_cpup(&of_serial_dir32[i]);
|
|
|
|
|
2013-10-18 08:37:46 -07:00
|
|
|
pdata->num_serializer = val;
|
2012-08-27 06:26:42 -07:00
|
|
|
pdata->serial_dir = of_serial_dir;
|
2020-11-06 00:25:51 -07:00
|
|
|
} else {
|
|
|
|
mcasp->missing_audio_param = true;
|
|
|
|
goto out;
|
2012-08-27 06:26:42 -07:00
|
|
|
}
|
|
|
|
|
2020-11-06 00:25:50 -07:00
|
|
|
if (of_property_read_u32(np, "tx-num-evt", &val) == 0)
|
2012-08-27 06:26:42 -07:00
|
|
|
pdata->txnumevt = val;
|
|
|
|
|
2020-11-06 00:25:50 -07:00
|
|
|
if (of_property_read_u32(np, "rx-num-evt", &val) == 0)
|
2012-08-27 06:26:42 -07:00
|
|
|
pdata->rxnumevt = val;
|
|
|
|
|
2020-11-06 00:25:50 -07:00
|
|
|
if (of_property_read_u32(np, "auxclk-fs-ratio", &val) == 0)
|
|
|
|
mcasp->auxclk_fs_ratio = val;
|
2012-08-27 06:26:42 -07:00
|
|
|
|
2020-11-06 00:25:50 -07:00
|
|
|
if (of_property_read_u32(np, "dismod", &val) == 0) {
|
2018-11-16 06:41:41 -07:00
|
|
|
if (val == 0 || val == 2 || val == 3) {
|
|
|
|
pdata->dismod = DISMOD_VAL(val);
|
|
|
|
} else {
|
|
|
|
dev_warn(&pdev->dev, "Invalid dismod value: %u\n", val);
|
|
|
|
pdata->dismod = DISMOD_LOW;
|
|
|
|
}
|
|
|
|
} else {
|
|
|
|
pdata->dismod = DISMOD_LOW;
|
|
|
|
}
|
|
|
|
|
2020-11-06 00:25:50 -07:00
|
|
|
out:
|
|
|
|
mcasp->pdata = pdata;
|
2012-08-27 06:26:42 -07:00
|
|
|
|
2020-11-06 00:25:51 -07:00
|
|
|
if (mcasp->missing_audio_param) {
|
|
|
|
if (davinci_mcasp_have_gpiochip(mcasp)) {
|
|
|
|
dev_dbg(&pdev->dev, "Missing DT parameter(s) for audio\n");
|
|
|
|
return 0;
|
|
|
|
}
|
2012-08-27 06:26:42 -07:00
|
|
|
|
2020-11-06 00:25:51 -07:00
|
|
|
dev_err(&pdev->dev, "Insufficient DT parameter(s)\n");
|
|
|
|
return -ENODEV;
|
2012-08-27 06:26:42 -07:00
|
|
|
}
|
2020-11-06 00:25:51 -07:00
|
|
|
|
2020-11-06 00:25:50 -07:00
|
|
|
mcasp->op_mode = pdata->op_mode;
|
|
|
|
/* sanity check for tdm slots parameter */
|
|
|
|
if (mcasp->op_mode == DAVINCI_MCASP_IIS_MODE) {
|
|
|
|
if (pdata->tdm_slots < 2) {
|
|
|
|
dev_warn(&pdev->dev, "invalid tdm slots: %d\n",
|
|
|
|
pdata->tdm_slots);
|
|
|
|
mcasp->tdm_slots = 2;
|
|
|
|
} else if (pdata->tdm_slots > 32) {
|
|
|
|
dev_warn(&pdev->dev, "invalid tdm slots: %d\n",
|
|
|
|
pdata->tdm_slots);
|
|
|
|
mcasp->tdm_slots = 32;
|
|
|
|
} else {
|
|
|
|
mcasp->tdm_slots = pdata->tdm_slots;
|
|
|
|
}
|
2021-07-05 12:42:45 -07:00
|
|
|
} else {
|
|
|
|
mcasp->tdm_slots = 32;
|
2012-08-27 06:26:42 -07:00
|
|
|
}
|
2020-11-06 00:25:50 -07:00
|
|
|
|
|
|
|
mcasp->num_serializer = pdata->num_serializer;
|
|
|
|
#ifdef CONFIG_PM
|
|
|
|
mcasp->context.xrsr_regs = devm_kcalloc(&pdev->dev,
|
|
|
|
mcasp->num_serializer, sizeof(u32),
|
|
|
|
GFP_KERNEL);
|
|
|
|
if (!mcasp->context.xrsr_regs)
|
|
|
|
return -ENOMEM;
|
|
|
|
#endif
|
|
|
|
mcasp->serial_dir = pdata->serial_dir;
|
|
|
|
mcasp->version = pdata->version;
|
|
|
|
mcasp->txnumevt = pdata->txnumevt;
|
|
|
|
mcasp->rxnumevt = pdata->rxnumevt;
|
|
|
|
mcasp->dismod = pdata->dismod;
|
|
|
|
|
|
|
|
return 0;
|
2012-08-27 06:26:42 -07:00
|
|
|
}
|
|
|
|
|
2015-06-02 13:09:34 -07:00
|
|
|
enum {
|
|
|
|
PCM_EDMA,
|
|
|
|
PCM_SDMA,
|
2020-02-10 07:09:50 -07:00
|
|
|
PCM_UDMA,
|
2015-06-02 13:09:34 -07:00
|
|
|
};
|
|
|
|
static const char *sdma_prefix = "ti,omap";
|
|
|
|
|
|
|
|
static int davinci_mcasp_get_dma_type(struct davinci_mcasp *mcasp)
|
|
|
|
{
|
|
|
|
struct dma_chan *chan;
|
|
|
|
const char *tmp;
|
|
|
|
int ret = PCM_EDMA;
|
|
|
|
|
|
|
|
if (!mcasp->dev->of_node)
|
|
|
|
return PCM_EDMA;
|
|
|
|
|
|
|
|
tmp = mcasp->dma_data[SNDRV_PCM_STREAM_PLAYBACK].filter_data;
|
2019-11-13 02:54:45 -07:00
|
|
|
chan = dma_request_chan(mcasp->dev, tmp);
|
2021-12-13 19:08:33 -07:00
|
|
|
if (IS_ERR(chan))
|
|
|
|
return dev_err_probe(mcasp->dev, PTR_ERR(chan),
|
|
|
|
"Can't verify DMA configuration\n");
|
2020-04-25 05:48:35 -07:00
|
|
|
if (WARN_ON(!chan->device || !chan->device->dev)) {
|
|
|
|
dma_release_channel(chan);
|
2017-09-07 01:59:17 -07:00
|
|
|
return -EINVAL;
|
2020-04-25 05:48:35 -07:00
|
|
|
}
|
2015-06-02 13:09:34 -07:00
|
|
|
|
|
|
|
if (chan->device->dev->of_node)
|
|
|
|
ret = of_property_read_string(chan->device->dev->of_node,
|
|
|
|
"compatible", &tmp);
|
|
|
|
else
|
|
|
|
dev_dbg(mcasp->dev, "DMA controller has no of-node\n");
|
|
|
|
|
|
|
|
dma_release_channel(chan);
|
|
|
|
if (ret)
|
|
|
|
return ret;
|
|
|
|
|
|
|
|
dev_dbg(mcasp->dev, "DMA controller compatible = \"%s\"\n", tmp);
|
|
|
|
if (!strncmp(tmp, sdma_prefix, strlen(sdma_prefix)))
|
|
|
|
return PCM_SDMA;
|
2020-02-10 07:09:50 -07:00
|
|
|
else if (strstr(tmp, "udmap"))
|
|
|
|
return PCM_UDMA;
|
2022-05-05 04:12:26 -07:00
|
|
|
else if (strstr(tmp, "bcdma"))
|
|
|
|
return PCM_UDMA;
|
2015-06-02 13:09:34 -07:00
|
|
|
|
|
|
|
return PCM_EDMA;
|
|
|
|
}
|
|
|
|
|
2016-06-02 02:55:05 -07:00
|
|
|
static u32 davinci_mcasp_txdma_offset(struct davinci_mcasp_pdata *pdata)
|
|
|
|
{
|
|
|
|
int i;
|
|
|
|
u32 offset = 0;
|
|
|
|
|
|
|
|
if (pdata->version != MCASP_VERSION_4)
|
|
|
|
return pdata->tx_dma_offset;
|
|
|
|
|
|
|
|
for (i = 0; i < pdata->num_serializer; i++) {
|
|
|
|
if (pdata->serial_dir[i] == TX_MODE) {
|
|
|
|
if (!offset) {
|
|
|
|
offset = DAVINCI_MCASP_TXBUF_REG(i);
|
|
|
|
} else {
|
|
|
|
pr_err("%s: Only one serializer allowed!\n",
|
|
|
|
__func__);
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
return offset;
|
|
|
|
}
|
|
|
|
|
|
|
|
static u32 davinci_mcasp_rxdma_offset(struct davinci_mcasp_pdata *pdata)
|
|
|
|
{
|
|
|
|
int i;
|
|
|
|
u32 offset = 0;
|
|
|
|
|
|
|
|
if (pdata->version != MCASP_VERSION_4)
|
|
|
|
return pdata->rx_dma_offset;
|
|
|
|
|
|
|
|
for (i = 0; i < pdata->num_serializer; i++) {
|
|
|
|
if (pdata->serial_dir[i] == RX_MODE) {
|
|
|
|
if (!offset) {
|
|
|
|
offset = DAVINCI_MCASP_RXBUF_REG(i);
|
|
|
|
} else {
|
|
|
|
pr_err("%s: Only one serializer allowed!\n",
|
|
|
|
__func__);
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
return offset;
|
|
|
|
}
|
|
|
|
|
2019-01-03 07:05:52 -07:00
|
|
|
#ifdef CONFIG_GPIOLIB
|
|
|
|
static int davinci_mcasp_gpio_request(struct gpio_chip *chip, unsigned offset)
|
|
|
|
{
|
|
|
|
struct davinci_mcasp *mcasp = gpiochip_get_data(chip);
|
|
|
|
|
|
|
|
if (mcasp->num_serializer && offset < mcasp->num_serializer &&
|
|
|
|
mcasp->serial_dir[offset] != INACTIVE_MODE) {
|
|
|
|
dev_err(mcasp->dev, "AXR%u pin is used for audio\n", offset);
|
|
|
|
return -EBUSY;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Do not change the PIN yet */
|
2022-06-16 15:04:27 -07:00
|
|
|
return pm_runtime_resume_and_get(mcasp->dev);
|
2019-01-03 07:05:52 -07:00
|
|
|
}
|
|
|
|
|
|
|
|
static void davinci_mcasp_gpio_free(struct gpio_chip *chip, unsigned offset)
|
|
|
|
{
|
|
|
|
struct davinci_mcasp *mcasp = gpiochip_get_data(chip);
|
|
|
|
|
|
|
|
/* Set the direction to input */
|
|
|
|
mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG, BIT(offset));
|
|
|
|
|
|
|
|
/* Set the pin as McASP pin */
|
|
|
|
mcasp_clr_bits(mcasp, DAVINCI_MCASP_PFUNC_REG, BIT(offset));
|
|
|
|
|
|
|
|
pm_runtime_put_sync(mcasp->dev);
|
|
|
|
}
|
|
|
|
|
|
|
|
static int davinci_mcasp_gpio_direction_out(struct gpio_chip *chip,
|
|
|
|
unsigned offset, int value)
|
|
|
|
{
|
|
|
|
struct davinci_mcasp *mcasp = gpiochip_get_data(chip);
|
|
|
|
u32 val;
|
|
|
|
|
|
|
|
if (value)
|
|
|
|
mcasp_set_bits(mcasp, DAVINCI_MCASP_PDOUT_REG, BIT(offset));
|
|
|
|
else
|
|
|
|
mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDOUT_REG, BIT(offset));
|
|
|
|
|
|
|
|
val = mcasp_get_reg(mcasp, DAVINCI_MCASP_PFUNC_REG);
|
|
|
|
if (!(val & BIT(offset))) {
|
|
|
|
/* Set the pin as GPIO pin */
|
|
|
|
mcasp_set_bits(mcasp, DAVINCI_MCASP_PFUNC_REG, BIT(offset));
|
|
|
|
|
|
|
|
/* Set the direction to output */
|
|
|
|
mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, BIT(offset));
|
|
|
|
}
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static void davinci_mcasp_gpio_set(struct gpio_chip *chip, unsigned offset,
|
|
|
|
int value)
|
|
|
|
{
|
|
|
|
struct davinci_mcasp *mcasp = gpiochip_get_data(chip);
|
|
|
|
|
|
|
|
if (value)
|
|
|
|
mcasp_set_bits(mcasp, DAVINCI_MCASP_PDOUT_REG, BIT(offset));
|
|
|
|
else
|
|
|
|
mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDOUT_REG, BIT(offset));
|
|
|
|
}
|
|
|
|
|
|
|
|
static int davinci_mcasp_gpio_direction_in(struct gpio_chip *chip,
|
|
|
|
unsigned offset)
|
|
|
|
{
|
|
|
|
struct davinci_mcasp *mcasp = gpiochip_get_data(chip);
|
|
|
|
u32 val;
|
|
|
|
|
|
|
|
val = mcasp_get_reg(mcasp, DAVINCI_MCASP_PFUNC_REG);
|
|
|
|
if (!(val & BIT(offset))) {
|
|
|
|
/* Set the direction to input */
|
|
|
|
mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG, BIT(offset));
|
|
|
|
|
|
|
|
/* Set the pin as GPIO pin */
|
|
|
|
mcasp_set_bits(mcasp, DAVINCI_MCASP_PFUNC_REG, BIT(offset));
|
|
|
|
}
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int davinci_mcasp_gpio_get(struct gpio_chip *chip, unsigned offset)
|
|
|
|
{
|
|
|
|
struct davinci_mcasp *mcasp = gpiochip_get_data(chip);
|
|
|
|
u32 val;
|
|
|
|
|
|
|
|
val = mcasp_get_reg(mcasp, DAVINCI_MCASP_PDSET_REG);
|
|
|
|
if (val & BIT(offset))
|
|
|
|
return 1;
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int davinci_mcasp_gpio_get_direction(struct gpio_chip *chip,
|
|
|
|
unsigned offset)
|
|
|
|
{
|
|
|
|
struct davinci_mcasp *mcasp = gpiochip_get_data(chip);
|
|
|
|
u32 val;
|
|
|
|
|
|
|
|
val = mcasp_get_reg(mcasp, DAVINCI_MCASP_PDIR_REG);
|
|
|
|
if (val & BIT(offset))
|
|
|
|
return 0;
|
|
|
|
|
|
|
|
return 1;
|
|
|
|
}
|
|
|
|
|
|
|
|
static const struct gpio_chip davinci_mcasp_template_chip = {
|
|
|
|
.owner = THIS_MODULE,
|
|
|
|
.request = davinci_mcasp_gpio_request,
|
|
|
|
.free = davinci_mcasp_gpio_free,
|
|
|
|
.direction_output = davinci_mcasp_gpio_direction_out,
|
|
|
|
.set = davinci_mcasp_gpio_set,
|
|
|
|
.direction_input = davinci_mcasp_gpio_direction_in,
|
|
|
|
.get = davinci_mcasp_gpio_get,
|
|
|
|
.get_direction = davinci_mcasp_gpio_get_direction,
|
|
|
|
.base = -1,
|
|
|
|
.ngpio = 32,
|
|
|
|
};
|
|
|
|
|
|
|
|
static int davinci_mcasp_init_gpiochip(struct davinci_mcasp *mcasp)
|
|
|
|
{
|
2020-11-06 00:25:51 -07:00
|
|
|
if (!davinci_mcasp_have_gpiochip(mcasp))
|
2019-01-03 07:05:52 -07:00
|
|
|
return 0;
|
|
|
|
|
|
|
|
mcasp->gpio_chip = davinci_mcasp_template_chip;
|
|
|
|
mcasp->gpio_chip.label = dev_name(mcasp->dev);
|
|
|
|
mcasp->gpio_chip.parent = mcasp->dev;
|
|
|
|
|
|
|
|
return devm_gpiochip_add_data(mcasp->dev, &mcasp->gpio_chip, mcasp);
|
|
|
|
}
|
|
|
|
|
|
|
|
#else /* CONFIG_GPIOLIB */
|
|
|
|
static inline int davinci_mcasp_init_gpiochip(struct davinci_mcasp *mcasp)
|
|
|
|
{
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
#endif /* CONFIG_GPIOLIB */
|
|
|
|
|
2009-06-05 03:28:40 -07:00
|
|
|
static int davinci_mcasp_probe(struct platform_device *pdev)
|
|
|
|
{
|
2014-03-14 07:42:46 -07:00
|
|
|
struct snd_dmaengine_dai_dma_data *dma_data;
|
2020-11-06 00:25:49 -07:00
|
|
|
struct resource *mem, *dat;
|
2013-11-14 02:35:29 -07:00
|
|
|
struct davinci_mcasp *mcasp;
|
2014-11-12 07:38:05 -07:00
|
|
|
char *irq_name;
|
|
|
|
int irq;
|
2011-12-29 09:51:21 -07:00
|
|
|
int ret;
|
2009-06-05 03:28:40 -07:00
|
|
|
|
2012-08-27 06:26:42 -07:00
|
|
|
if (!pdev->dev.platform_data && !pdev->dev.of_node) {
|
|
|
|
dev_err(&pdev->dev, "No platform data supplied\n");
|
|
|
|
return -EINVAL;
|
|
|
|
}
|
|
|
|
|
2013-11-14 02:35:29 -07:00
|
|
|
mcasp = devm_kzalloc(&pdev->dev, sizeof(struct davinci_mcasp),
|
2011-12-29 09:51:21 -07:00
|
|
|
GFP_KERNEL);
|
2013-11-14 02:35:29 -07:00
|
|
|
if (!mcasp)
|
2009-06-05 03:28:40 -07:00
|
|
|
return -ENOMEM;
|
|
|
|
|
2013-10-18 08:37:42 -07:00
|
|
|
mem = platform_get_resource_byname(pdev, IORESOURCE_MEM, "mpu");
|
2009-06-05 03:28:40 -07:00
|
|
|
if (!mem) {
|
2020-10-08 01:54:00 -07:00
|
|
|
dev_warn(&pdev->dev,
|
2013-10-18 08:37:42 -07:00
|
|
|
"\"mpu\" mem resource not found, using index 0\n");
|
|
|
|
mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
|
|
|
|
if (!mem) {
|
|
|
|
dev_err(&pdev->dev, "no mem resource?\n");
|
|
|
|
return -ENODEV;
|
|
|
|
}
|
2009-06-05 03:28:40 -07:00
|
|
|
}
|
|
|
|
|
2015-08-24 01:47:36 -07:00
|
|
|
mcasp->base = devm_ioremap_resource(&pdev->dev, mem);
|
|
|
|
if (IS_ERR(mcasp->base))
|
|
|
|
return PTR_ERR(mcasp->base);
|
2009-06-05 03:28:40 -07:00
|
|
|
|
2020-11-06 00:25:51 -07:00
|
|
|
dev_set_drvdata(&pdev->dev, mcasp);
|
2012-08-08 08:10:32 -07:00
|
|
|
pm_runtime_enable(&pdev->dev);
|
2009-06-05 03:28:40 -07:00
|
|
|
|
2020-11-06 00:25:51 -07:00
|
|
|
mcasp->dev = &pdev->dev;
|
|
|
|
ret = davinci_mcasp_get_config(mcasp, pdev);
|
|
|
|
if (ret)
|
2017-08-26 23:46:50 -07:00
|
|
|
goto err;
|
2013-11-14 02:35:31 -07:00
|
|
|
|
2020-11-06 00:25:51 -07:00
|
|
|
/* All PINS as McASP */
|
|
|
|
pm_runtime_get_sync(mcasp->dev);
|
|
|
|
mcasp_set_reg(mcasp, DAVINCI_MCASP_PFUNC_REG, 0x00000000);
|
|
|
|
pm_runtime_put(mcasp->dev);
|
2009-06-05 03:28:40 -07:00
|
|
|
|
2020-11-06 00:25:51 -07:00
|
|
|
/* Skip audio related setup code if the configuration is not adequat */
|
|
|
|
if (mcasp->missing_audio_param)
|
|
|
|
goto no_audio;
|
|
|
|
|
2020-11-06 00:25:48 -07:00
|
|
|
irq = platform_get_irq_byname_optional(pdev, "common");
|
|
|
|
if (irq > 0) {
|
2015-09-18 05:02:50 -07:00
|
|
|
irq_name = devm_kasprintf(&pdev->dev, GFP_KERNEL, "%s_common",
|
2014-12-30 07:10:32 -07:00
|
|
|
dev_name(&pdev->dev));
|
2017-09-20 03:06:09 -07:00
|
|
|
if (!irq_name) {
|
|
|
|
ret = -ENOMEM;
|
|
|
|
goto err;
|
|
|
|
}
|
2014-12-30 07:10:32 -07:00
|
|
|
ret = devm_request_threaded_irq(&pdev->dev, irq, NULL,
|
|
|
|
davinci_mcasp_common_irq_handler,
|
2015-02-02 05:38:32 -07:00
|
|
|
IRQF_ONESHOT | IRQF_SHARED,
|
|
|
|
irq_name, mcasp);
|
2014-12-30 07:10:32 -07:00
|
|
|
if (ret) {
|
|
|
|
dev_err(&pdev->dev, "common IRQ request failed\n");
|
|
|
|
goto err;
|
|
|
|
}
|
|
|
|
|
|
|
|
mcasp->irq_request[SNDRV_PCM_STREAM_PLAYBACK] = XUNDRN;
|
|
|
|
mcasp->irq_request[SNDRV_PCM_STREAM_CAPTURE] = ROVRN;
|
|
|
|
}
|
|
|
|
|
2020-11-06 00:25:48 -07:00
|
|
|
irq = platform_get_irq_byname_optional(pdev, "rx");
|
|
|
|
if (irq > 0) {
|
2015-09-18 05:02:50 -07:00
|
|
|
irq_name = devm_kasprintf(&pdev->dev, GFP_KERNEL, "%s_rx",
|
2014-11-12 07:38:05 -07:00
|
|
|
dev_name(&pdev->dev));
|
2017-09-20 03:06:09 -07:00
|
|
|
if (!irq_name) {
|
|
|
|
ret = -ENOMEM;
|
|
|
|
goto err;
|
|
|
|
}
|
2014-11-12 07:38:05 -07:00
|
|
|
ret = devm_request_threaded_irq(&pdev->dev, irq, NULL,
|
|
|
|
davinci_mcasp_rx_irq_handler,
|
|
|
|
IRQF_ONESHOT, irq_name, mcasp);
|
|
|
|
if (ret) {
|
|
|
|
dev_err(&pdev->dev, "RX IRQ request failed\n");
|
|
|
|
goto err;
|
|
|
|
}
|
|
|
|
|
|
|
|
mcasp->irq_request[SNDRV_PCM_STREAM_CAPTURE] = ROVRN;
|
|
|
|
}
|
|
|
|
|
2020-11-06 00:25:48 -07:00
|
|
|
irq = platform_get_irq_byname_optional(pdev, "tx");
|
|
|
|
if (irq > 0) {
|
2015-09-18 05:02:50 -07:00
|
|
|
irq_name = devm_kasprintf(&pdev->dev, GFP_KERNEL, "%s_tx",
|
2014-11-12 07:38:05 -07:00
|
|
|
dev_name(&pdev->dev));
|
2017-09-20 03:06:09 -07:00
|
|
|
if (!irq_name) {
|
|
|
|
ret = -ENOMEM;
|
|
|
|
goto err;
|
|
|
|
}
|
2014-11-12 07:38:05 -07:00
|
|
|
ret = devm_request_threaded_irq(&pdev->dev, irq, NULL,
|
|
|
|
davinci_mcasp_tx_irq_handler,
|
|
|
|
IRQF_ONESHOT, irq_name, mcasp);
|
|
|
|
if (ret) {
|
|
|
|
dev_err(&pdev->dev, "TX IRQ request failed\n");
|
|
|
|
goto err;
|
|
|
|
}
|
|
|
|
|
|
|
|
mcasp->irq_request[SNDRV_PCM_STREAM_PLAYBACK] = XUNDRN;
|
|
|
|
}
|
|
|
|
|
2013-10-18 08:37:42 -07:00
|
|
|
dat = platform_get_resource_byname(pdev, IORESOURCE_MEM, "dat");
|
2013-11-14 02:35:32 -07:00
|
|
|
if (dat)
|
|
|
|
mcasp->dat_port = true;
|
2013-10-18 08:37:42 -07:00
|
|
|
|
2014-03-14 07:42:46 -07:00
|
|
|
dma_data = &mcasp->dma_data[SNDRV_PCM_STREAM_PLAYBACK];
|
2020-11-06 00:25:49 -07:00
|
|
|
dma_data->filter_data = "tx";
|
2021-07-05 12:42:47 -07:00
|
|
|
if (dat) {
|
2015-03-03 07:45:20 -07:00
|
|
|
dma_data->addr = dat->start;
|
2021-07-05 12:42:47 -07:00
|
|
|
/*
|
|
|
|
* According to the TRM there should be 0x200 offset added to
|
|
|
|
* the DAT port address
|
|
|
|
*/
|
|
|
|
if (mcasp->version == MCASP_VERSION_OMAP)
|
|
|
|
dma_data->addr += davinci_mcasp_txdma_offset(mcasp->pdata);
|
|
|
|
} else {
|
2020-11-06 00:25:50 -07:00
|
|
|
dma_data->addr = mem->start + davinci_mcasp_txdma_offset(mcasp->pdata);
|
2021-07-05 12:42:47 -07:00
|
|
|
}
|
2009-09-11 14:29:03 -07:00
|
|
|
|
2014-03-14 07:42:46 -07:00
|
|
|
|
2015-02-02 05:38:33 -07:00
|
|
|
/* RX is not valid in DIT mode */
|
|
|
|
if (mcasp->op_mode != DAVINCI_MCASP_DIT_MODE) {
|
|
|
|
dma_data = &mcasp->dma_data[SNDRV_PCM_STREAM_CAPTURE];
|
2020-11-06 00:25:49 -07:00
|
|
|
dma_data->filter_data = "rx";
|
2015-02-02 05:38:33 -07:00
|
|
|
if (dat)
|
2015-03-03 07:45:20 -07:00
|
|
|
dma_data->addr = dat->start;
|
2015-02-02 05:38:33 -07:00
|
|
|
else
|
2016-06-02 02:55:05 -07:00
|
|
|
dma_data->addr =
|
2020-11-06 00:25:50 -07:00
|
|
|
mem->start + davinci_mcasp_rxdma_offset(mcasp->pdata);
|
2015-02-02 05:38:33 -07:00
|
|
|
}
|
2013-11-14 02:35:34 -07:00
|
|
|
|
2013-11-14 02:35:32 -07:00
|
|
|
if (mcasp->version < MCASP_VERSION_3) {
|
|
|
|
mcasp->fifo_base = DAVINCI_MCASP_V2_AFIFO_BASE;
|
2014-03-07 06:03:55 -07:00
|
|
|
/* dma_params->dma_addr is pointing to the data port address */
|
2013-11-14 02:35:32 -07:00
|
|
|
mcasp->dat_port = true;
|
|
|
|
} else {
|
|
|
|
mcasp->fifo_base = DAVINCI_MCASP_V3_AFIFO_BASE;
|
|
|
|
}
|
2009-06-05 03:28:40 -07:00
|
|
|
|
2015-09-09 11:27:44 -07:00
|
|
|
/* Allocate memory for long enough list for all possible
|
|
|
|
* scenarios. Maximum number tdm slots is 32 and there cannot
|
|
|
|
* be more serializers than given in the configuration. The
|
|
|
|
* serializer directions could be taken into account, but it
|
|
|
|
* would make code much more complex and save only couple of
|
|
|
|
* bytes.
|
|
|
|
*/
|
|
|
|
mcasp->chconstr[SNDRV_PCM_STREAM_PLAYBACK].list =
|
treewide: devm_kzalloc() -> devm_kcalloc()
The devm_kzalloc() function has a 2-factor argument form, devm_kcalloc().
This patch replaces cases of:
devm_kzalloc(handle, a * b, gfp)
with:
devm_kcalloc(handle, a * b, gfp)
as well as handling cases of:
devm_kzalloc(handle, a * b * c, gfp)
with:
devm_kzalloc(handle, array3_size(a, b, c), gfp)
as it's slightly less ugly than:
devm_kcalloc(handle, array_size(a, b), c, gfp)
This does, however, attempt to ignore constant size factors like:
devm_kzalloc(handle, 4 * 1024, gfp)
though any constants defined via macros get caught up in the conversion.
Any factors with a sizeof() of "unsigned char", "char", and "u8" were
dropped, since they're redundant.
Some manual whitespace fixes were needed in this patch, as Coccinelle
really liked to write "=devm_kcalloc..." instead of "= devm_kcalloc...".
The Coccinelle script used for this was:
// Fix redundant parens around sizeof().
@@
expression HANDLE;
type TYPE;
expression THING, E;
@@
(
devm_kzalloc(HANDLE,
- (sizeof(TYPE)) * E
+ sizeof(TYPE) * E
, ...)
|
devm_kzalloc(HANDLE,
- (sizeof(THING)) * E
+ sizeof(THING) * E
, ...)
)
// Drop single-byte sizes and redundant parens.
@@
expression HANDLE;
expression COUNT;
typedef u8;
typedef __u8;
@@
(
devm_kzalloc(HANDLE,
- sizeof(u8) * (COUNT)
+ COUNT
, ...)
|
devm_kzalloc(HANDLE,
- sizeof(__u8) * (COUNT)
+ COUNT
, ...)
|
devm_kzalloc(HANDLE,
- sizeof(char) * (COUNT)
+ COUNT
, ...)
|
devm_kzalloc(HANDLE,
- sizeof(unsigned char) * (COUNT)
+ COUNT
, ...)
|
devm_kzalloc(HANDLE,
- sizeof(u8) * COUNT
+ COUNT
, ...)
|
devm_kzalloc(HANDLE,
- sizeof(__u8) * COUNT
+ COUNT
, ...)
|
devm_kzalloc(HANDLE,
- sizeof(char) * COUNT
+ COUNT
, ...)
|
devm_kzalloc(HANDLE,
- sizeof(unsigned char) * COUNT
+ COUNT
, ...)
)
// 2-factor product with sizeof(type/expression) and identifier or constant.
@@
expression HANDLE;
type TYPE;
expression THING;
identifier COUNT_ID;
constant COUNT_CONST;
@@
(
- devm_kzalloc
+ devm_kcalloc
(HANDLE,
- sizeof(TYPE) * (COUNT_ID)
+ COUNT_ID, sizeof(TYPE)
, ...)
|
- devm_kzalloc
+ devm_kcalloc
(HANDLE,
- sizeof(TYPE) * COUNT_ID
+ COUNT_ID, sizeof(TYPE)
, ...)
|
- devm_kzalloc
+ devm_kcalloc
(HANDLE,
- sizeof(TYPE) * (COUNT_CONST)
+ COUNT_CONST, sizeof(TYPE)
, ...)
|
- devm_kzalloc
+ devm_kcalloc
(HANDLE,
- sizeof(TYPE) * COUNT_CONST
+ COUNT_CONST, sizeof(TYPE)
, ...)
|
- devm_kzalloc
+ devm_kcalloc
(HANDLE,
- sizeof(THING) * (COUNT_ID)
+ COUNT_ID, sizeof(THING)
, ...)
|
- devm_kzalloc
+ devm_kcalloc
(HANDLE,
- sizeof(THING) * COUNT_ID
+ COUNT_ID, sizeof(THING)
, ...)
|
- devm_kzalloc
+ devm_kcalloc
(HANDLE,
- sizeof(THING) * (COUNT_CONST)
+ COUNT_CONST, sizeof(THING)
, ...)
|
- devm_kzalloc
+ devm_kcalloc
(HANDLE,
- sizeof(THING) * COUNT_CONST
+ COUNT_CONST, sizeof(THING)
, ...)
)
// 2-factor product, only identifiers.
@@
expression HANDLE;
identifier SIZE, COUNT;
@@
- devm_kzalloc
+ devm_kcalloc
(HANDLE,
- SIZE * COUNT
+ COUNT, SIZE
, ...)
// 3-factor product with 1 sizeof(type) or sizeof(expression), with
// redundant parens removed.
@@
expression HANDLE;
expression THING;
identifier STRIDE, COUNT;
type TYPE;
@@
(
devm_kzalloc(HANDLE,
- sizeof(TYPE) * (COUNT) * (STRIDE)
+ array3_size(COUNT, STRIDE, sizeof(TYPE))
, ...)
|
devm_kzalloc(HANDLE,
- sizeof(TYPE) * (COUNT) * STRIDE
+ array3_size(COUNT, STRIDE, sizeof(TYPE))
, ...)
|
devm_kzalloc(HANDLE,
- sizeof(TYPE) * COUNT * (STRIDE)
+ array3_size(COUNT, STRIDE, sizeof(TYPE))
, ...)
|
devm_kzalloc(HANDLE,
- sizeof(TYPE) * COUNT * STRIDE
+ array3_size(COUNT, STRIDE, sizeof(TYPE))
, ...)
|
devm_kzalloc(HANDLE,
- sizeof(THING) * (COUNT) * (STRIDE)
+ array3_size(COUNT, STRIDE, sizeof(THING))
, ...)
|
devm_kzalloc(HANDLE,
- sizeof(THING) * (COUNT) * STRIDE
+ array3_size(COUNT, STRIDE, sizeof(THING))
, ...)
|
devm_kzalloc(HANDLE,
- sizeof(THING) * COUNT * (STRIDE)
+ array3_size(COUNT, STRIDE, sizeof(THING))
, ...)
|
devm_kzalloc(HANDLE,
- sizeof(THING) * COUNT * STRIDE
+ array3_size(COUNT, STRIDE, sizeof(THING))
, ...)
)
// 3-factor product with 2 sizeof(variable), with redundant parens removed.
@@
expression HANDLE;
expression THING1, THING2;
identifier COUNT;
type TYPE1, TYPE2;
@@
(
devm_kzalloc(HANDLE,
- sizeof(TYPE1) * sizeof(TYPE2) * COUNT
+ array3_size(COUNT, sizeof(TYPE1), sizeof(TYPE2))
, ...)
|
devm_kzalloc(HANDLE,
- sizeof(TYPE1) * sizeof(THING2) * (COUNT)
+ array3_size(COUNT, sizeof(TYPE1), sizeof(TYPE2))
, ...)
|
devm_kzalloc(HANDLE,
- sizeof(THING1) * sizeof(THING2) * COUNT
+ array3_size(COUNT, sizeof(THING1), sizeof(THING2))
, ...)
|
devm_kzalloc(HANDLE,
- sizeof(THING1) * sizeof(THING2) * (COUNT)
+ array3_size(COUNT, sizeof(THING1), sizeof(THING2))
, ...)
|
devm_kzalloc(HANDLE,
- sizeof(TYPE1) * sizeof(THING2) * COUNT
+ array3_size(COUNT, sizeof(TYPE1), sizeof(THING2))
, ...)
|
devm_kzalloc(HANDLE,
- sizeof(TYPE1) * sizeof(THING2) * (COUNT)
+ array3_size(COUNT, sizeof(TYPE1), sizeof(THING2))
, ...)
)
// 3-factor product, only identifiers, with redundant parens removed.
@@
expression HANDLE;
identifier STRIDE, SIZE, COUNT;
@@
(
devm_kzalloc(HANDLE,
- (COUNT) * STRIDE * SIZE
+ array3_size(COUNT, STRIDE, SIZE)
, ...)
|
devm_kzalloc(HANDLE,
- COUNT * (STRIDE) * SIZE
+ array3_size(COUNT, STRIDE, SIZE)
, ...)
|
devm_kzalloc(HANDLE,
- COUNT * STRIDE * (SIZE)
+ array3_size(COUNT, STRIDE, SIZE)
, ...)
|
devm_kzalloc(HANDLE,
- (COUNT) * (STRIDE) * SIZE
+ array3_size(COUNT, STRIDE, SIZE)
, ...)
|
devm_kzalloc(HANDLE,
- COUNT * (STRIDE) * (SIZE)
+ array3_size(COUNT, STRIDE, SIZE)
, ...)
|
devm_kzalloc(HANDLE,
- (COUNT) * STRIDE * (SIZE)
+ array3_size(COUNT, STRIDE, SIZE)
, ...)
|
devm_kzalloc(HANDLE,
- (COUNT) * (STRIDE) * (SIZE)
+ array3_size(COUNT, STRIDE, SIZE)
, ...)
|
devm_kzalloc(HANDLE,
- COUNT * STRIDE * SIZE
+ array3_size(COUNT, STRIDE, SIZE)
, ...)
)
// Any remaining multi-factor products, first at least 3-factor products,
// when they're not all constants...
@@
expression HANDLE;
expression E1, E2, E3;
constant C1, C2, C3;
@@
(
devm_kzalloc(HANDLE, C1 * C2 * C3, ...)
|
devm_kzalloc(HANDLE,
- (E1) * E2 * E3
+ array3_size(E1, E2, E3)
, ...)
|
devm_kzalloc(HANDLE,
- (E1) * (E2) * E3
+ array3_size(E1, E2, E3)
, ...)
|
devm_kzalloc(HANDLE,
- (E1) * (E2) * (E3)
+ array3_size(E1, E2, E3)
, ...)
|
devm_kzalloc(HANDLE,
- E1 * E2 * E3
+ array3_size(E1, E2, E3)
, ...)
)
// And then all remaining 2 factors products when they're not all constants,
// keeping sizeof() as the second factor argument.
@@
expression HANDLE;
expression THING, E1, E2;
type TYPE;
constant C1, C2, C3;
@@
(
devm_kzalloc(HANDLE, sizeof(THING) * C2, ...)
|
devm_kzalloc(HANDLE, sizeof(TYPE) * C2, ...)
|
devm_kzalloc(HANDLE, C1 * C2 * C3, ...)
|
devm_kzalloc(HANDLE, C1 * C2, ...)
|
- devm_kzalloc
+ devm_kcalloc
(HANDLE,
- sizeof(TYPE) * (E2)
+ E2, sizeof(TYPE)
, ...)
|
- devm_kzalloc
+ devm_kcalloc
(HANDLE,
- sizeof(TYPE) * E2
+ E2, sizeof(TYPE)
, ...)
|
- devm_kzalloc
+ devm_kcalloc
(HANDLE,
- sizeof(THING) * (E2)
+ E2, sizeof(THING)
, ...)
|
- devm_kzalloc
+ devm_kcalloc
(HANDLE,
- sizeof(THING) * E2
+ E2, sizeof(THING)
, ...)
|
- devm_kzalloc
+ devm_kcalloc
(HANDLE,
- (E1) * E2
+ E1, E2
, ...)
|
- devm_kzalloc
+ devm_kcalloc
(HANDLE,
- (E1) * (E2)
+ E1, E2
, ...)
|
- devm_kzalloc
+ devm_kcalloc
(HANDLE,
- E1 * E2
+ E1, E2
, ...)
)
Signed-off-by: Kees Cook <keescook@chromium.org>
2018-06-12 14:07:58 -07:00
|
|
|
devm_kcalloc(mcasp->dev,
|
|
|
|
32 + mcasp->num_serializer - 1,
|
|
|
|
sizeof(unsigned int),
|
2015-09-09 11:27:44 -07:00
|
|
|
GFP_KERNEL);
|
|
|
|
|
|
|
|
mcasp->chconstr[SNDRV_PCM_STREAM_CAPTURE].list =
|
treewide: devm_kzalloc() -> devm_kcalloc()
The devm_kzalloc() function has a 2-factor argument form, devm_kcalloc().
This patch replaces cases of:
devm_kzalloc(handle, a * b, gfp)
with:
devm_kcalloc(handle, a * b, gfp)
as well as handling cases of:
devm_kzalloc(handle, a * b * c, gfp)
with:
devm_kzalloc(handle, array3_size(a, b, c), gfp)
as it's slightly less ugly than:
devm_kcalloc(handle, array_size(a, b), c, gfp)
This does, however, attempt to ignore constant size factors like:
devm_kzalloc(handle, 4 * 1024, gfp)
though any constants defined via macros get caught up in the conversion.
Any factors with a sizeof() of "unsigned char", "char", and "u8" were
dropped, since they're redundant.
Some manual whitespace fixes were needed in this patch, as Coccinelle
really liked to write "=devm_kcalloc..." instead of "= devm_kcalloc...".
The Coccinelle script used for this was:
// Fix redundant parens around sizeof().
@@
expression HANDLE;
type TYPE;
expression THING, E;
@@
(
devm_kzalloc(HANDLE,
- (sizeof(TYPE)) * E
+ sizeof(TYPE) * E
, ...)
|
devm_kzalloc(HANDLE,
- (sizeof(THING)) * E
+ sizeof(THING) * E
, ...)
)
// Drop single-byte sizes and redundant parens.
@@
expression HANDLE;
expression COUNT;
typedef u8;
typedef __u8;
@@
(
devm_kzalloc(HANDLE,
- sizeof(u8) * (COUNT)
+ COUNT
, ...)
|
devm_kzalloc(HANDLE,
- sizeof(__u8) * (COUNT)
+ COUNT
, ...)
|
devm_kzalloc(HANDLE,
- sizeof(char) * (COUNT)
+ COUNT
, ...)
|
devm_kzalloc(HANDLE,
- sizeof(unsigned char) * (COUNT)
+ COUNT
, ...)
|
devm_kzalloc(HANDLE,
- sizeof(u8) * COUNT
+ COUNT
, ...)
|
devm_kzalloc(HANDLE,
- sizeof(__u8) * COUNT
+ COUNT
, ...)
|
devm_kzalloc(HANDLE,
- sizeof(char) * COUNT
+ COUNT
, ...)
|
devm_kzalloc(HANDLE,
- sizeof(unsigned char) * COUNT
+ COUNT
, ...)
)
// 2-factor product with sizeof(type/expression) and identifier or constant.
@@
expression HANDLE;
type TYPE;
expression THING;
identifier COUNT_ID;
constant COUNT_CONST;
@@
(
- devm_kzalloc
+ devm_kcalloc
(HANDLE,
- sizeof(TYPE) * (COUNT_ID)
+ COUNT_ID, sizeof(TYPE)
, ...)
|
- devm_kzalloc
+ devm_kcalloc
(HANDLE,
- sizeof(TYPE) * COUNT_ID
+ COUNT_ID, sizeof(TYPE)
, ...)
|
- devm_kzalloc
+ devm_kcalloc
(HANDLE,
- sizeof(TYPE) * (COUNT_CONST)
+ COUNT_CONST, sizeof(TYPE)
, ...)
|
- devm_kzalloc
+ devm_kcalloc
(HANDLE,
- sizeof(TYPE) * COUNT_CONST
+ COUNT_CONST, sizeof(TYPE)
, ...)
|
- devm_kzalloc
+ devm_kcalloc
(HANDLE,
- sizeof(THING) * (COUNT_ID)
+ COUNT_ID, sizeof(THING)
, ...)
|
- devm_kzalloc
+ devm_kcalloc
(HANDLE,
- sizeof(THING) * COUNT_ID
+ COUNT_ID, sizeof(THING)
, ...)
|
- devm_kzalloc
+ devm_kcalloc
(HANDLE,
- sizeof(THING) * (COUNT_CONST)
+ COUNT_CONST, sizeof(THING)
, ...)
|
- devm_kzalloc
+ devm_kcalloc
(HANDLE,
- sizeof(THING) * COUNT_CONST
+ COUNT_CONST, sizeof(THING)
, ...)
)
// 2-factor product, only identifiers.
@@
expression HANDLE;
identifier SIZE, COUNT;
@@
- devm_kzalloc
+ devm_kcalloc
(HANDLE,
- SIZE * COUNT
+ COUNT, SIZE
, ...)
// 3-factor product with 1 sizeof(type) or sizeof(expression), with
// redundant parens removed.
@@
expression HANDLE;
expression THING;
identifier STRIDE, COUNT;
type TYPE;
@@
(
devm_kzalloc(HANDLE,
- sizeof(TYPE) * (COUNT) * (STRIDE)
+ array3_size(COUNT, STRIDE, sizeof(TYPE))
, ...)
|
devm_kzalloc(HANDLE,
- sizeof(TYPE) * (COUNT) * STRIDE
+ array3_size(COUNT, STRIDE, sizeof(TYPE))
, ...)
|
devm_kzalloc(HANDLE,
- sizeof(TYPE) * COUNT * (STRIDE)
+ array3_size(COUNT, STRIDE, sizeof(TYPE))
, ...)
|
devm_kzalloc(HANDLE,
- sizeof(TYPE) * COUNT * STRIDE
+ array3_size(COUNT, STRIDE, sizeof(TYPE))
, ...)
|
devm_kzalloc(HANDLE,
- sizeof(THING) * (COUNT) * (STRIDE)
+ array3_size(COUNT, STRIDE, sizeof(THING))
, ...)
|
devm_kzalloc(HANDLE,
- sizeof(THING) * (COUNT) * STRIDE
+ array3_size(COUNT, STRIDE, sizeof(THING))
, ...)
|
devm_kzalloc(HANDLE,
- sizeof(THING) * COUNT * (STRIDE)
+ array3_size(COUNT, STRIDE, sizeof(THING))
, ...)
|
devm_kzalloc(HANDLE,
- sizeof(THING) * COUNT * STRIDE
+ array3_size(COUNT, STRIDE, sizeof(THING))
, ...)
)
// 3-factor product with 2 sizeof(variable), with redundant parens removed.
@@
expression HANDLE;
expression THING1, THING2;
identifier COUNT;
type TYPE1, TYPE2;
@@
(
devm_kzalloc(HANDLE,
- sizeof(TYPE1) * sizeof(TYPE2) * COUNT
+ array3_size(COUNT, sizeof(TYPE1), sizeof(TYPE2))
, ...)
|
devm_kzalloc(HANDLE,
- sizeof(TYPE1) * sizeof(THING2) * (COUNT)
+ array3_size(COUNT, sizeof(TYPE1), sizeof(TYPE2))
, ...)
|
devm_kzalloc(HANDLE,
- sizeof(THING1) * sizeof(THING2) * COUNT
+ array3_size(COUNT, sizeof(THING1), sizeof(THING2))
, ...)
|
devm_kzalloc(HANDLE,
- sizeof(THING1) * sizeof(THING2) * (COUNT)
+ array3_size(COUNT, sizeof(THING1), sizeof(THING2))
, ...)
|
devm_kzalloc(HANDLE,
- sizeof(TYPE1) * sizeof(THING2) * COUNT
+ array3_size(COUNT, sizeof(TYPE1), sizeof(THING2))
, ...)
|
devm_kzalloc(HANDLE,
- sizeof(TYPE1) * sizeof(THING2) * (COUNT)
+ array3_size(COUNT, sizeof(TYPE1), sizeof(THING2))
, ...)
)
// 3-factor product, only identifiers, with redundant parens removed.
@@
expression HANDLE;
identifier STRIDE, SIZE, COUNT;
@@
(
devm_kzalloc(HANDLE,
- (COUNT) * STRIDE * SIZE
+ array3_size(COUNT, STRIDE, SIZE)
, ...)
|
devm_kzalloc(HANDLE,
- COUNT * (STRIDE) * SIZE
+ array3_size(COUNT, STRIDE, SIZE)
, ...)
|
devm_kzalloc(HANDLE,
- COUNT * STRIDE * (SIZE)
+ array3_size(COUNT, STRIDE, SIZE)
, ...)
|
devm_kzalloc(HANDLE,
- (COUNT) * (STRIDE) * SIZE
+ array3_size(COUNT, STRIDE, SIZE)
, ...)
|
devm_kzalloc(HANDLE,
- COUNT * (STRIDE) * (SIZE)
+ array3_size(COUNT, STRIDE, SIZE)
, ...)
|
devm_kzalloc(HANDLE,
- (COUNT) * STRIDE * (SIZE)
+ array3_size(COUNT, STRIDE, SIZE)
, ...)
|
devm_kzalloc(HANDLE,
- (COUNT) * (STRIDE) * (SIZE)
+ array3_size(COUNT, STRIDE, SIZE)
, ...)
|
devm_kzalloc(HANDLE,
- COUNT * STRIDE * SIZE
+ array3_size(COUNT, STRIDE, SIZE)
, ...)
)
// Any remaining multi-factor products, first at least 3-factor products,
// when they're not all constants...
@@
expression HANDLE;
expression E1, E2, E3;
constant C1, C2, C3;
@@
(
devm_kzalloc(HANDLE, C1 * C2 * C3, ...)
|
devm_kzalloc(HANDLE,
- (E1) * E2 * E3
+ array3_size(E1, E2, E3)
, ...)
|
devm_kzalloc(HANDLE,
- (E1) * (E2) * E3
+ array3_size(E1, E2, E3)
, ...)
|
devm_kzalloc(HANDLE,
- (E1) * (E2) * (E3)
+ array3_size(E1, E2, E3)
, ...)
|
devm_kzalloc(HANDLE,
- E1 * E2 * E3
+ array3_size(E1, E2, E3)
, ...)
)
// And then all remaining 2 factors products when they're not all constants,
// keeping sizeof() as the second factor argument.
@@
expression HANDLE;
expression THING, E1, E2;
type TYPE;
constant C1, C2, C3;
@@
(
devm_kzalloc(HANDLE, sizeof(THING) * C2, ...)
|
devm_kzalloc(HANDLE, sizeof(TYPE) * C2, ...)
|
devm_kzalloc(HANDLE, C1 * C2 * C3, ...)
|
devm_kzalloc(HANDLE, C1 * C2, ...)
|
- devm_kzalloc
+ devm_kcalloc
(HANDLE,
- sizeof(TYPE) * (E2)
+ E2, sizeof(TYPE)
, ...)
|
- devm_kzalloc
+ devm_kcalloc
(HANDLE,
- sizeof(TYPE) * E2
+ E2, sizeof(TYPE)
, ...)
|
- devm_kzalloc
+ devm_kcalloc
(HANDLE,
- sizeof(THING) * (E2)
+ E2, sizeof(THING)
, ...)
|
- devm_kzalloc
+ devm_kcalloc
(HANDLE,
- sizeof(THING) * E2
+ E2, sizeof(THING)
, ...)
|
- devm_kzalloc
+ devm_kcalloc
(HANDLE,
- (E1) * E2
+ E1, E2
, ...)
|
- devm_kzalloc
+ devm_kcalloc
(HANDLE,
- (E1) * (E2)
+ E1, E2
, ...)
|
- devm_kzalloc
+ devm_kcalloc
(HANDLE,
- E1 * E2
+ E1, E2
, ...)
)
Signed-off-by: Kees Cook <keescook@chromium.org>
2018-06-12 14:07:58 -07:00
|
|
|
devm_kcalloc(mcasp->dev,
|
|
|
|
32 + mcasp->num_serializer - 1,
|
|
|
|
sizeof(unsigned int),
|
2015-09-09 11:27:44 -07:00
|
|
|
GFP_KERNEL);
|
|
|
|
|
|
|
|
if (!mcasp->chconstr[SNDRV_PCM_STREAM_PLAYBACK].list ||
|
2017-09-15 22:40:29 -07:00
|
|
|
!mcasp->chconstr[SNDRV_PCM_STREAM_CAPTURE].list) {
|
|
|
|
ret = -ENOMEM;
|
|
|
|
goto err;
|
|
|
|
}
|
2015-09-09 11:27:44 -07:00
|
|
|
|
|
|
|
ret = davinci_mcasp_set_ch_constraints(mcasp);
|
2015-04-23 06:16:05 -07:00
|
|
|
if (ret)
|
|
|
|
goto err;
|
|
|
|
|
2013-11-14 02:35:35 -07:00
|
|
|
mcasp_reparent_fck(pdev);
|
|
|
|
|
2015-06-02 13:09:34 -07:00
|
|
|
ret = davinci_mcasp_get_dma_type(mcasp);
|
|
|
|
switch (ret) {
|
|
|
|
case PCM_EDMA:
|
2014-07-16 05:12:04 -07:00
|
|
|
ret = edma_pcm_platform_register(&pdev->dev);
|
2015-06-02 13:09:34 -07:00
|
|
|
break;
|
|
|
|
case PCM_SDMA:
|
2021-07-05 12:42:47 -07:00
|
|
|
if (mcasp->op_mode == DAVINCI_MCASP_IIS_MODE)
|
|
|
|
ret = sdma_pcm_platform_register(&pdev->dev, "tx", "rx");
|
|
|
|
else
|
|
|
|
ret = sdma_pcm_platform_register(&pdev->dev, "tx", NULL);
|
2015-06-02 13:09:34 -07:00
|
|
|
break;
|
2020-02-10 07:09:50 -07:00
|
|
|
case PCM_UDMA:
|
|
|
|
ret = udma_pcm_platform_register(&pdev->dev);
|
|
|
|
break;
|
2014-04-16 05:46:20 -07:00
|
|
|
default:
|
2015-06-02 13:09:34 -07:00
|
|
|
dev_err(&pdev->dev, "No DMA controller found (%d)\n", ret);
|
2021-06-04 00:27:14 -07:00
|
|
|
fallthrough;
|
2015-06-02 13:09:34 -07:00
|
|
|
case -EPROBE_DEFER:
|
|
|
|
goto err;
|
2014-04-16 05:46:20 -07:00
|
|
|
}
|
|
|
|
|
|
|
|
if (ret) {
|
|
|
|
dev_err(&pdev->dev, "register PCM failed: %d\n", ret);
|
2014-04-22 04:03:13 -07:00
|
|
|
goto err;
|
2012-08-27 06:26:39 -07:00
|
|
|
}
|
|
|
|
|
ASoC: ti: davinci-mcasp: Fix race condition during probe
When using davinci-mcasp as CPU DAI with simple-card, there are some
conditions that cause simple-card to finish registering a sound card before
davinci-mcasp finishes registering all sound components. This creates a
non-working sound card from userspace with no problem indication apart
from not being able to play/record audio on a PCM stream. The issue
arises during simultaneous probe execution of both drivers. Specifically,
the simple-card driver, awaiting a CPU DAI, proceeds as soon as
davinci-mcasp registers its DAI. However, this process can lead to the
client mutex lock (client_mutex in soc-core.c) being held or davinci-mcasp
being preempted before PCM DMA registration on davinci-mcasp finishes.
This situation occurs when the probes of both drivers run concurrently.
Below is the code path for this condition. To solve the issue, defer
davinci-mcasp CPU DAI registration to the last step in the audio part of
it. This way, simple-card CPU DAI parsing will be deferred until all
audio components are registered.
Fail Code Path:
simple-card.c: probe starts
simple-card.c: simple_dai_link_of: simple_parse_node(..,cpu,..) returns EPROBE_DEFER, no CPU DAI yet
davinci-mcasp.c: probe starts
davinci-mcasp.c: devm_snd_soc_register_component() register CPU DAI
simple-card.c: probes again, finish CPU DAI parsing and call devm_snd_soc_register_card()
simple-card.c: finish probe
davinci-mcasp.c: *dma_pcm_platform_register() register PCM DMA
davinci-mcasp.c: probe finish
Cc: stable@vger.kernel.org
Fixes: 9fbd58cf4ab0 ("ASoC: davinci-mcasp: Choose PCM driver based on configured DMA controller")
Signed-off-by: Joao Paulo Goncalves <joao.goncalves@toradex.com>
Acked-by: Peter Ujfalusi <peter.ujfalusi@gmail.com>
Reviewed-by: Jai Luthra <j-luthra@ti.com>
Link: https://lore.kernel.org/r/20240417184138.1104774-1-jpaulo.silvagoncalves@gmail.com
Signed-off-by: Mark Brown <broonie@kernel.org>
2024-04-17 11:41:38 -07:00
|
|
|
ret = devm_snd_soc_register_component(&pdev->dev, &davinci_mcasp_component,
|
|
|
|
&davinci_mcasp_dai[mcasp->op_mode], 1);
|
|
|
|
|
|
|
|
if (ret != 0)
|
|
|
|
goto err;
|
|
|
|
|
2020-11-06 00:25:51 -07:00
|
|
|
no_audio:
|
|
|
|
ret = davinci_mcasp_init_gpiochip(mcasp);
|
|
|
|
if (ret) {
|
|
|
|
dev_err(&pdev->dev, "gpiochip registration failed: %d\n", ret);
|
|
|
|
goto err;
|
|
|
|
}
|
2009-06-05 03:28:40 -07:00
|
|
|
|
2020-11-06 00:25:51 -07:00
|
|
|
return 0;
|
2014-04-22 04:03:13 -07:00
|
|
|
err:
|
2012-08-08 08:10:32 -07:00
|
|
|
pm_runtime_disable(&pdev->dev);
|
2009-06-05 03:28:40 -07:00
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
2023-03-15 08:07:35 -07:00
|
|
|
static void davinci_mcasp_remove(struct platform_device *pdev)
|
2009-06-05 03:28:40 -07:00
|
|
|
{
|
2012-08-08 08:10:32 -07:00
|
|
|
pm_runtime_disable(&pdev->dev);
|
2009-06-05 03:28:40 -07:00
|
|
|
}
|
|
|
|
|
2019-01-03 07:05:50 -07:00
|
|
|
#ifdef CONFIG_PM
|
|
|
|
static int davinci_mcasp_runtime_suspend(struct device *dev)
|
|
|
|
{
|
|
|
|
struct davinci_mcasp *mcasp = dev_get_drvdata(dev);
|
|
|
|
struct davinci_mcasp_context *context = &mcasp->context;
|
|
|
|
u32 reg;
|
|
|
|
int i;
|
|
|
|
|
|
|
|
for (i = 0; i < ARRAY_SIZE(context_regs); i++)
|
|
|
|
context->config_regs[i] = mcasp_get_reg(mcasp, context_regs[i]);
|
|
|
|
|
|
|
|
if (mcasp->txnumevt) {
|
|
|
|
reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
|
|
|
|
context->afifo_regs[0] = mcasp_get_reg(mcasp, reg);
|
|
|
|
}
|
|
|
|
if (mcasp->rxnumevt) {
|
|
|
|
reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
|
|
|
|
context->afifo_regs[1] = mcasp_get_reg(mcasp, reg);
|
|
|
|
}
|
|
|
|
|
|
|
|
for (i = 0; i < mcasp->num_serializer; i++)
|
|
|
|
context->xrsr_regs[i] = mcasp_get_reg(mcasp,
|
|
|
|
DAVINCI_MCASP_XRSRCTL_REG(i));
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int davinci_mcasp_runtime_resume(struct device *dev)
|
|
|
|
{
|
|
|
|
struct davinci_mcasp *mcasp = dev_get_drvdata(dev);
|
|
|
|
struct davinci_mcasp_context *context = &mcasp->context;
|
|
|
|
u32 reg;
|
|
|
|
int i;
|
|
|
|
|
|
|
|
for (i = 0; i < ARRAY_SIZE(context_regs); i++)
|
|
|
|
mcasp_set_reg(mcasp, context_regs[i], context->config_regs[i]);
|
|
|
|
|
|
|
|
if (mcasp->txnumevt) {
|
|
|
|
reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
|
|
|
|
mcasp_set_reg(mcasp, reg, context->afifo_regs[0]);
|
|
|
|
}
|
|
|
|
if (mcasp->rxnumevt) {
|
|
|
|
reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
|
|
|
|
mcasp_set_reg(mcasp, reg, context->afifo_regs[1]);
|
|
|
|
}
|
|
|
|
|
|
|
|
for (i = 0; i < mcasp->num_serializer; i++)
|
|
|
|
mcasp_set_reg(mcasp, DAVINCI_MCASP_XRSRCTL_REG(i),
|
|
|
|
context->xrsr_regs[i]);
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
#endif
|
|
|
|
|
|
|
|
static const struct dev_pm_ops davinci_mcasp_pm_ops = {
|
|
|
|
SET_RUNTIME_PM_OPS(davinci_mcasp_runtime_suspend,
|
|
|
|
davinci_mcasp_runtime_resume,
|
|
|
|
NULL)
|
|
|
|
};
|
|
|
|
|
2009-06-05 03:28:40 -07:00
|
|
|
static struct platform_driver davinci_mcasp_driver = {
|
|
|
|
.probe = davinci_mcasp_probe,
|
2024-09-09 08:12:30 -07:00
|
|
|
.remove = davinci_mcasp_remove,
|
2009-06-05 03:28:40 -07:00
|
|
|
.driver = {
|
|
|
|
.name = "davinci-mcasp",
|
2019-01-03 07:05:50 -07:00
|
|
|
.pm = &davinci_mcasp_pm_ops,
|
2013-05-22 04:23:37 -07:00
|
|
|
.of_match_table = mcasp_dt_ids,
|
2009-06-05 03:28:40 -07:00
|
|
|
},
|
|
|
|
};
|
|
|
|
|
2011-11-24 19:09:27 -07:00
|
|
|
module_platform_driver(davinci_mcasp_driver);
|
2009-06-05 03:28:40 -07:00
|
|
|
|
|
|
|
MODULE_AUTHOR("Steve Chen");
|
|
|
|
MODULE_DESCRIPTION("TI DAVINCI McASP SoC Interface");
|
|
|
|
MODULE_LICENSE("GPL");
|