2017-12-25 12:54:31 -07:00
|
|
|
// SPDX-License-Identifier: GPL-2.0
|
|
|
|
//
|
2020-01-04 08:20:51 -07:00
|
|
|
// Samsung Exynos Flattened Device Tree enabled machine
|
2017-12-25 12:54:31 -07:00
|
|
|
//
|
|
|
|
// Copyright (c) 2010-2014 Samsung Electronics Co., Ltd.
|
|
|
|
// http://www.samsung.com
|
2011-12-27 00:18:36 -07:00
|
|
|
|
2014-03-20 10:14:30 -07:00
|
|
|
#include <linux/init.h>
|
2011-12-27 00:18:36 -07:00
|
|
|
#include <linux/io.h>
|
2012-01-07 05:30:20 -07:00
|
|
|
#include <linux/of.h>
|
2012-05-15 00:25:23 -07:00
|
|
|
#include <linux/of_address.h>
|
2014-03-20 10:14:30 -07:00
|
|
|
#include <linux/of_fdt.h>
|
2013-08-30 03:15:04 -07:00
|
|
|
#include <linux/platform_device.h>
|
2014-07-10 16:08:29 -07:00
|
|
|
#include <linux/irqchip.h>
|
2015-12-17 20:32:11 -07:00
|
|
|
#include <linux/soc/samsung/exynos-regs-pmu.h>
|
2011-12-27 00:18:36 -07:00
|
|
|
|
2014-03-20 10:14:30 -07:00
|
|
|
#include <asm/cacheflush.h>
|
2011-12-27 00:18:36 -07:00
|
|
|
#include <asm/hardware/cache-l2x0.h>
|
2014-03-20 10:14:30 -07:00
|
|
|
#include <asm/mach/arch.h>
|
2011-12-27 00:18:36 -07:00
|
|
|
#include <asm/mach/map.h>
|
|
|
|
|
|
|
|
#include "common.h"
|
2013-12-18 12:06:56 -07:00
|
|
|
|
2020-08-06 11:20:31 -07:00
|
|
|
#define S3C_ADDR_BASE 0xF6000000
|
|
|
|
#define S3C_ADDR(x) ((void __iomem __force *)S3C_ADDR_BASE + (x))
|
|
|
|
#define S5P_VA_CHIPID S3C_ADDR(0x02000000)
|
|
|
|
|
2013-08-30 03:15:04 -07:00
|
|
|
static struct platform_device exynos_cpuidle = {
|
2014-05-08 14:56:29 -07:00
|
|
|
.name = "exynos_cpuidle",
|
2014-09-23 10:18:27 -07:00
|
|
|
#ifdef CONFIG_ARM_EXYNOS_CPUIDLE
|
2014-05-08 14:56:29 -07:00
|
|
|
.dev.platform_data = exynos_enter_aftr,
|
2014-09-23 10:18:27 -07:00
|
|
|
#endif
|
2014-05-08 14:56:29 -07:00
|
|
|
.id = -1,
|
2013-08-30 03:15:04 -07:00
|
|
|
};
|
|
|
|
|
2016-12-10 06:47:33 -07:00
|
|
|
void __iomem *sysram_base_addr __ro_after_init;
|
2019-02-18 07:34:11 -07:00
|
|
|
phys_addr_t sysram_base_phys __ro_after_init;
|
2016-12-10 06:47:33 -07:00
|
|
|
void __iomem *sysram_ns_base_addr __ro_after_init;
|
2014-06-02 21:47:46 -07:00
|
|
|
|
2020-08-06 11:20:31 -07:00
|
|
|
unsigned long exynos_cpu_id;
|
|
|
|
static unsigned int exynos_cpu_rev;
|
|
|
|
|
|
|
|
unsigned int exynos_rev(void)
|
|
|
|
{
|
|
|
|
return exynos_cpu_rev;
|
|
|
|
}
|
|
|
|
|
2014-06-02 21:47:46 -07:00
|
|
|
void __init exynos_sysram_init(void)
|
|
|
|
{
|
|
|
|
struct device_node *node;
|
|
|
|
|
|
|
|
for_each_compatible_node(node, NULL, "samsung,exynos4210-sysram") {
|
2023-03-19 09:31:44 -07:00
|
|
|
struct resource res;
|
2014-06-02 21:47:46 -07:00
|
|
|
if (!of_device_is_available(node))
|
|
|
|
continue;
|
2023-03-19 09:31:44 -07:00
|
|
|
|
|
|
|
of_address_to_resource(node, 0, &res);
|
|
|
|
sysram_base_addr = ioremap(res.start, resource_size(&res));
|
|
|
|
sysram_base_phys = res.start;
|
2021-04-25 10:49:45 -07:00
|
|
|
of_node_put(node);
|
2014-06-02 21:47:46 -07:00
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
|
|
|
for_each_compatible_node(node, NULL, "samsung,exynos4210-sysram-ns") {
|
|
|
|
if (!of_device_is_available(node))
|
|
|
|
continue;
|
|
|
|
sysram_ns_base_addr = of_iomap(node, 0);
|
2021-04-25 10:49:45 -07:00
|
|
|
of_node_put(node);
|
2014-06-02 21:47:46 -07:00
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2013-06-18 09:36:56 -07:00
|
|
|
static int __init exynos_fdt_map_chipid(unsigned long node, const char *uname,
|
2013-04-23 06:46:53 -07:00
|
|
|
int depth, void *data)
|
|
|
|
{
|
|
|
|
struct map_desc iodesc;
|
2014-05-05 02:26:48 -07:00
|
|
|
const __be32 *reg;
|
2014-04-01 21:49:03 -07:00
|
|
|
int len;
|
2013-04-23 06:46:53 -07:00
|
|
|
|
2018-04-24 13:32:39 -07:00
|
|
|
if (!of_flat_dt_is_compatible(node, "samsung,exynos4210-chipid"))
|
2013-04-23 06:46:53 -07:00
|
|
|
return 0;
|
|
|
|
|
|
|
|
reg = of_get_flat_dt_prop(node, "reg", &len);
|
|
|
|
if (reg == NULL || len != (sizeof(unsigned long) * 2))
|
|
|
|
return 0;
|
|
|
|
|
|
|
|
iodesc.pfn = __phys_to_pfn(be32_to_cpu(reg[0]));
|
|
|
|
iodesc.length = be32_to_cpu(reg[1]) - 1;
|
|
|
|
iodesc.virtual = (unsigned long)S5P_VA_CHIPID;
|
|
|
|
iodesc.type = MT_DEVICE;
|
|
|
|
iotable_init(&iodesc, 1);
|
|
|
|
return 1;
|
|
|
|
}
|
|
|
|
|
2014-07-07 15:51:11 -07:00
|
|
|
static void __init exynos_init_io(void)
|
2011-12-27 00:18:36 -07:00
|
|
|
{
|
2013-06-05 13:56:33 -07:00
|
|
|
debug_ll_io_init();
|
|
|
|
|
2013-06-14 17:13:25 -07:00
|
|
|
of_scan_flat_dt(exynos_fdt_map_chipid, NULL);
|
2012-11-14 23:48:56 -07:00
|
|
|
|
2011-12-27 00:18:36 -07:00
|
|
|
/* detect cpu id and rev. */
|
2020-08-06 11:20:31 -07:00
|
|
|
exynos_cpu_id = readl_relaxed(S5P_VA_CHIPID);
|
|
|
|
exynos_cpu_rev = exynos_cpu_id & 0xFF;
|
|
|
|
|
|
|
|
pr_info("Samsung CPU ID: 0x%08lx\n", exynos_cpu_id);
|
|
|
|
|
2012-02-11 06:15:45 -07:00
|
|
|
}
|
|
|
|
|
2015-03-11 03:13:57 -07:00
|
|
|
/*
|
|
|
|
* Set or clear the USE_DELAYED_RESET_ASSERTION option. Used by smp code
|
|
|
|
* and suspend.
|
|
|
|
*
|
|
|
|
* This is necessary only on Exynos4 SoCs. When system is running
|
|
|
|
* USE_DELAYED_RESET_ASSERTION should be set so the ARM CLK clock down
|
|
|
|
* feature could properly detect global idle state when secondary CPU is
|
|
|
|
* powered down.
|
|
|
|
*
|
|
|
|
* However this should not be set when such system is going into suspend.
|
|
|
|
*/
|
|
|
|
void exynos_set_delayed_reset_assertion(bool enable)
|
|
|
|
{
|
2015-05-13 19:43:59 -07:00
|
|
|
if (of_machine_is_compatible("samsung,exynos4")) {
|
2015-03-11 03:13:57 -07:00
|
|
|
unsigned int tmp, core_id;
|
|
|
|
|
|
|
|
for (core_id = 0; core_id < num_possible_cpus(); core_id++) {
|
|
|
|
tmp = pmu_raw_readl(EXYNOS_ARM_CORE_OPTION(core_id));
|
|
|
|
if (enable)
|
|
|
|
tmp |= S5P_USE_DELAYED_RESET_ASSERTION;
|
|
|
|
else
|
|
|
|
tmp &= ~(S5P_USE_DELAYED_RESET_ASSERTION);
|
|
|
|
pmu_raw_writel(tmp, EXYNOS_ARM_CORE_OPTION(core_id));
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2015-03-11 08:44:52 -07:00
|
|
|
/*
|
|
|
|
* Apparently, these SoCs are not able to wake-up from suspend using
|
|
|
|
* the PMU. Too bad. Should they suddenly become capable of such a
|
|
|
|
* feat, the matches below should be moved to suspend.c.
|
|
|
|
*/
|
2014-07-10 16:08:29 -07:00
|
|
|
static const struct of_device_id exynos_dt_pmu_match[] = {
|
2014-07-28 14:17:39 -07:00
|
|
|
{ .compatible = "samsung,exynos5260-pmu" },
|
2014-07-28 14:10:40 -07:00
|
|
|
{ .compatible = "samsung,exynos5410-pmu" },
|
2014-07-10 16:08:29 -07:00
|
|
|
{ /*sentinel*/ },
|
|
|
|
};
|
|
|
|
|
|
|
|
static void exynos_map_pmu(void)
|
|
|
|
{
|
|
|
|
struct device_node *np;
|
|
|
|
|
|
|
|
np = of_find_matching_node(NULL, exynos_dt_pmu_match);
|
|
|
|
if (np)
|
|
|
|
pmu_base_addr = of_iomap(np, 0);
|
2022-05-23 07:55:13 -07:00
|
|
|
of_node_put(np);
|
2014-07-10 16:08:29 -07:00
|
|
|
}
|
|
|
|
|
|
|
|
static void __init exynos_init_irq(void)
|
|
|
|
{
|
|
|
|
irqchip_init();
|
|
|
|
/*
|
|
|
|
* Since platsmp.c needs pmu base address by the time
|
|
|
|
* DT is not unflatten so we can't use DT APIs before
|
|
|
|
* init_irq
|
|
|
|
*/
|
|
|
|
exynos_map_pmu();
|
|
|
|
}
|
|
|
|
|
2014-03-20 10:14:30 -07:00
|
|
|
static void __init exynos_dt_machine_init(void)
|
2011-12-27 00:18:36 -07:00
|
|
|
{
|
2014-06-02 21:47:46 -07:00
|
|
|
/*
|
|
|
|
* This is called from smp_prepare_cpus if we've built for SMP, but
|
|
|
|
* we still need to set it up for PM and firmware ops if not.
|
|
|
|
*/
|
2014-07-04 14:09:18 -07:00
|
|
|
if (!IS_ENABLED(CONFIG_SMP))
|
2014-06-02 21:47:46 -07:00
|
|
|
exynos_sysram_init();
|
|
|
|
|
2015-03-17 11:26:11 -07:00
|
|
|
#if defined(CONFIG_SMP) && defined(CONFIG_ARM_EXYNOS_CPUIDLE)
|
2015-03-18 06:09:57 -07:00
|
|
|
if (of_machine_is_compatible("samsung,exynos4210") ||
|
|
|
|
of_machine_is_compatible("samsung,exynos3250"))
|
2015-01-23 22:05:50 -07:00
|
|
|
exynos_cpuidle.dev.platform_data = &cpuidle_coupled_exynos_data;
|
|
|
|
#endif
|
2014-07-18 11:48:35 -07:00
|
|
|
if (of_machine_is_compatible("samsung,exynos4210") ||
|
2023-05-01 12:55:15 -07:00
|
|
|
of_machine_is_compatible("samsung,exynos4212") ||
|
2014-09-25 01:59:41 -07:00
|
|
|
(of_machine_is_compatible("samsung,exynos4412") &&
|
2018-02-18 06:41:24 -07:00
|
|
|
(of_machine_is_compatible("samsung,trats2") ||
|
2020-11-13 14:25:26 -07:00
|
|
|
of_machine_is_compatible("samsung,midas") ||
|
|
|
|
of_machine_is_compatible("samsung,p4note"))) ||
|
2015-03-26 10:35:52 -07:00
|
|
|
of_machine_is_compatible("samsung,exynos3250") ||
|
2014-09-25 01:59:41 -07:00
|
|
|
of_machine_is_compatible("samsung,exynos5250"))
|
2014-07-18 11:48:35 -07:00
|
|
|
platform_device_register(&exynos_cpuidle);
|
2011-12-27 00:18:36 -07:00
|
|
|
}
|
2014-03-20 10:14:30 -07:00
|
|
|
|
2015-02-18 13:01:45 -07:00
|
|
|
static char const *const exynos_dt_compat[] __initconst = {
|
2014-05-25 12:12:26 -07:00
|
|
|
"samsung,exynos3",
|
|
|
|
"samsung,exynos3250",
|
2014-03-20 10:14:59 -07:00
|
|
|
"samsung,exynos4",
|
2014-03-20 10:14:30 -07:00
|
|
|
"samsung,exynos4210",
|
2023-05-01 12:55:15 -07:00
|
|
|
"samsung,exynos4212",
|
2014-03-20 10:14:30 -07:00
|
|
|
"samsung,exynos4412",
|
2014-03-20 10:14:59 -07:00
|
|
|
"samsung,exynos5",
|
2014-03-20 10:14:30 -07:00
|
|
|
"samsung,exynos5250",
|
2014-05-25 12:28:17 -07:00
|
|
|
"samsung,exynos5260",
|
2014-03-20 10:14:30 -07:00
|
|
|
"samsung,exynos5420",
|
|
|
|
NULL
|
|
|
|
};
|
|
|
|
|
2014-07-15 10:03:36 -07:00
|
|
|
static void __init exynos_dt_fixup(void)
|
|
|
|
{
|
|
|
|
/*
|
|
|
|
* Some versions of uboot pass garbage entries in the memory node,
|
|
|
|
* use the old CONFIG_ARM_NR_BANKS
|
|
|
|
*/
|
|
|
|
of_fdt_limit_memory(8);
|
|
|
|
}
|
|
|
|
|
2020-01-04 08:20:51 -07:00
|
|
|
DT_MACHINE_START(EXYNOS_DT, "Samsung Exynos (Flattened Device Tree)")
|
2020-08-10 05:22:08 -07:00
|
|
|
.l2c_aux_val = 0x08400000,
|
|
|
|
.l2c_aux_mask = 0xf60fffff,
|
2014-03-20 10:14:30 -07:00
|
|
|
.smp = smp_ops(exynos_smp_ops),
|
|
|
|
.map_io = exynos_init_io,
|
|
|
|
.init_early = exynos_firmware_init,
|
2014-07-10 16:08:29 -07:00
|
|
|
.init_irq = exynos_init_irq,
|
2014-03-20 10:14:30 -07:00
|
|
|
.init_machine = exynos_dt_machine_init,
|
2018-04-24 13:32:39 -07:00
|
|
|
.init_late = exynos_pm_init,
|
2014-03-20 10:14:30 -07:00
|
|
|
.dt_compat = exynos_dt_compat,
|
2014-07-15 10:03:36 -07:00
|
|
|
.dt_fixup = exynos_dt_fixup,
|
2014-03-20 10:14:30 -07:00
|
|
|
MACHINE_END
|