2008-03-10 15:28:04 -07:00
|
|
|
#include <linux/errno.h>
|
|
|
|
#include <linux/kernel.h>
|
|
|
|
#include <linux/mm.h>
|
|
|
|
#include <linux/smp.h>
|
2009-02-27 14:25:28 -07:00
|
|
|
#include <linux/prctl.h>
|
2008-03-10 15:28:04 -07:00
|
|
|
#include <linux/slab.h>
|
|
|
|
#include <linux/sched.h>
|
2008-04-25 08:39:01 -07:00
|
|
|
#include <linux/module.h>
|
|
|
|
#include <linux/pm.h>
|
2008-06-09 10:15:00 -07:00
|
|
|
#include <linux/clockchips.h>
|
2009-05-11 19:05:28 -07:00
|
|
|
#include <linux/random.h>
|
2009-09-17 07:11:28 -07:00
|
|
|
#include <trace/events/power.h>
|
2008-06-24 02:58:53 -07:00
|
|
|
#include <asm/system.h>
|
2008-11-11 06:33:44 -07:00
|
|
|
#include <asm/apic.h>
|
2009-04-10 11:33:10 -07:00
|
|
|
#include <asm/syscalls.h>
|
2009-02-27 14:25:28 -07:00
|
|
|
#include <asm/idle.h>
|
|
|
|
#include <asm/uaccess.h>
|
|
|
|
#include <asm/i387.h>
|
2009-04-03 07:43:46 -07:00
|
|
|
#include <asm/ds.h>
|
2008-06-24 02:58:53 -07:00
|
|
|
|
|
|
|
unsigned long idle_halt;
|
|
|
|
EXPORT_SYMBOL(idle_halt);
|
2008-06-24 03:01:09 -07:00
|
|
|
unsigned long idle_nomwait;
|
|
|
|
EXPORT_SYMBOL(idle_nomwait);
|
2008-03-10 15:28:04 -07:00
|
|
|
|
2008-03-10 15:28:05 -07:00
|
|
|
struct kmem_cache *task_xstate_cachep;
|
2008-03-10 15:28:04 -07:00
|
|
|
|
|
|
|
int arch_dup_task_struct(struct task_struct *dst, struct task_struct *src)
|
|
|
|
{
|
|
|
|
*dst = *src;
|
2008-03-10 15:28:05 -07:00
|
|
|
if (src->thread.xstate) {
|
|
|
|
dst->thread.xstate = kmem_cache_alloc(task_xstate_cachep,
|
|
|
|
GFP_KERNEL);
|
|
|
|
if (!dst->thread.xstate)
|
|
|
|
return -ENOMEM;
|
|
|
|
WARN_ON((unsigned long)dst->thread.xstate & 15);
|
|
|
|
memcpy(dst->thread.xstate, src->thread.xstate, xstate_size);
|
|
|
|
}
|
2008-03-10 15:28:04 -07:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2008-03-10 15:28:05 -07:00
|
|
|
void free_thread_xstate(struct task_struct *tsk)
|
2008-03-10 15:28:04 -07:00
|
|
|
{
|
2008-03-10 15:28:05 -07:00
|
|
|
if (tsk->thread.xstate) {
|
|
|
|
kmem_cache_free(task_xstate_cachep, tsk->thread.xstate);
|
|
|
|
tsk->thread.xstate = NULL;
|
|
|
|
}
|
2009-04-03 07:43:46 -07:00
|
|
|
|
|
|
|
WARN(tsk->thread.ds_ctx, "leaking DS context\n");
|
2008-03-10 15:28:05 -07:00
|
|
|
}
|
|
|
|
|
|
|
|
void free_thread_info(struct thread_info *ti)
|
|
|
|
{
|
|
|
|
free_thread_xstate(ti->task);
|
2008-04-16 01:27:53 -07:00
|
|
|
free_pages((unsigned long)ti, get_order(THREAD_SIZE));
|
2008-03-10 15:28:04 -07:00
|
|
|
}
|
|
|
|
|
|
|
|
void arch_task_cache_init(void)
|
|
|
|
{
|
|
|
|
task_xstate_cachep =
|
|
|
|
kmem_cache_create("task_xstate", xstate_size,
|
|
|
|
__alignof__(union thread_xstate),
|
kmemcheck: add mm functions
With kmemcheck enabled, the slab allocator needs to do this:
1. Tell kmemcheck to allocate the shadow memory which stores the status of
each byte in the allocation proper, e.g. whether it is initialized or
uninitialized.
2. Tell kmemcheck which parts of memory that should be marked uninitialized.
There are actually a few more states, such as "not yet allocated" and
"recently freed".
If a slab cache is set up using the SLAB_NOTRACK flag, it will never return
memory that can take page faults because of kmemcheck.
If a slab cache is NOT set up using the SLAB_NOTRACK flag, callers can still
request memory with the __GFP_NOTRACK flag. This does not prevent the page
faults from occuring, however, but marks the object in question as being
initialized so that no warnings will ever be produced for this object.
In addition to (and in contrast to) __GFP_NOTRACK, the
__GFP_NOTRACK_FALSE_POSITIVE flag indicates that the allocation should
not be tracked _because_ it would produce a false positive. Their values
are identical, but need not be so in the future (for example, we could now
enable/disable false positives with a config option).
Parts of this patch were contributed by Pekka Enberg but merged for
atomicity.
Signed-off-by: Vegard Nossum <vegard.nossum@gmail.com>
Signed-off-by: Pekka Enberg <penberg@cs.helsinki.fi>
Signed-off-by: Ingo Molnar <mingo@elte.hu>
[rebased for mainline inclusion]
Signed-off-by: Vegard Nossum <vegard.nossum@gmail.com>
2008-05-31 06:56:17 -07:00
|
|
|
SLAB_PANIC | SLAB_NOTRACK, NULL);
|
2008-03-10 15:28:04 -07:00
|
|
|
}
|
2008-04-25 08:39:01 -07:00
|
|
|
|
2009-02-27 14:25:28 -07:00
|
|
|
/*
|
|
|
|
* Free current thread data structures etc..
|
|
|
|
*/
|
|
|
|
void exit_thread(void)
|
|
|
|
{
|
|
|
|
struct task_struct *me = current;
|
|
|
|
struct thread_struct *t = &me->thread;
|
2009-03-16 05:07:21 -07:00
|
|
|
unsigned long *bp = t->io_bitmap_ptr;
|
2009-02-27 14:25:28 -07:00
|
|
|
|
2009-03-16 05:07:21 -07:00
|
|
|
if (bp) {
|
2009-02-27 14:25:28 -07:00
|
|
|
struct tss_struct *tss = &per_cpu(init_tss, get_cpu());
|
|
|
|
|
|
|
|
t->io_bitmap_ptr = NULL;
|
|
|
|
clear_thread_flag(TIF_IO_BITMAP);
|
|
|
|
/*
|
|
|
|
* Careful, clear this in the TSS too:
|
|
|
|
*/
|
|
|
|
memset(tss->io_bitmap, 0xff, t->io_bitmap_max);
|
|
|
|
t->io_bitmap_max = 0;
|
|
|
|
put_cpu();
|
2009-03-16 05:07:21 -07:00
|
|
|
kfree(bp);
|
2009-02-27 14:25:28 -07:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
void flush_thread(void)
|
|
|
|
{
|
|
|
|
struct task_struct *tsk = current;
|
|
|
|
|
|
|
|
#ifdef CONFIG_X86_64
|
|
|
|
if (test_tsk_thread_flag(tsk, TIF_ABI_PENDING)) {
|
|
|
|
clear_tsk_thread_flag(tsk, TIF_ABI_PENDING);
|
|
|
|
if (test_tsk_thread_flag(tsk, TIF_IA32)) {
|
|
|
|
clear_tsk_thread_flag(tsk, TIF_IA32);
|
|
|
|
} else {
|
|
|
|
set_tsk_thread_flag(tsk, TIF_IA32);
|
|
|
|
current_thread_info()->status |= TS_COMPAT;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
|
|
|
clear_tsk_thread_flag(tsk, TIF_DEBUG);
|
|
|
|
|
|
|
|
tsk->thread.debugreg0 = 0;
|
|
|
|
tsk->thread.debugreg1 = 0;
|
|
|
|
tsk->thread.debugreg2 = 0;
|
|
|
|
tsk->thread.debugreg3 = 0;
|
|
|
|
tsk->thread.debugreg6 = 0;
|
|
|
|
tsk->thread.debugreg7 = 0;
|
|
|
|
memset(tsk->thread.tls_array, 0, sizeof(tsk->thread.tls_array));
|
|
|
|
/*
|
|
|
|
* Forget coprocessor state..
|
|
|
|
*/
|
|
|
|
tsk->fpu_counter = 0;
|
|
|
|
clear_fpu(tsk);
|
|
|
|
clear_used_math();
|
|
|
|
}
|
|
|
|
|
|
|
|
static void hard_disable_TSC(void)
|
|
|
|
{
|
|
|
|
write_cr4(read_cr4() | X86_CR4_TSD);
|
|
|
|
}
|
|
|
|
|
|
|
|
void disable_TSC(void)
|
|
|
|
{
|
|
|
|
preempt_disable();
|
|
|
|
if (!test_and_set_thread_flag(TIF_NOTSC))
|
|
|
|
/*
|
|
|
|
* Must flip the CPU state synchronously with
|
|
|
|
* TIF_NOTSC in the current running context.
|
|
|
|
*/
|
|
|
|
hard_disable_TSC();
|
|
|
|
preempt_enable();
|
|
|
|
}
|
|
|
|
|
|
|
|
static void hard_enable_TSC(void)
|
|
|
|
{
|
|
|
|
write_cr4(read_cr4() & ~X86_CR4_TSD);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void enable_TSC(void)
|
|
|
|
{
|
|
|
|
preempt_disable();
|
|
|
|
if (test_and_clear_thread_flag(TIF_NOTSC))
|
|
|
|
/*
|
|
|
|
* Must flip the CPU state synchronously with
|
|
|
|
* TIF_NOTSC in the current running context.
|
|
|
|
*/
|
|
|
|
hard_enable_TSC();
|
|
|
|
preempt_enable();
|
|
|
|
}
|
|
|
|
|
|
|
|
int get_tsc_mode(unsigned long adr)
|
|
|
|
{
|
|
|
|
unsigned int val;
|
|
|
|
|
|
|
|
if (test_thread_flag(TIF_NOTSC))
|
|
|
|
val = PR_TSC_SIGSEGV;
|
|
|
|
else
|
|
|
|
val = PR_TSC_ENABLE;
|
|
|
|
|
|
|
|
return put_user(val, (unsigned int __user *)adr);
|
|
|
|
}
|
|
|
|
|
|
|
|
int set_tsc_mode(unsigned int val)
|
|
|
|
{
|
|
|
|
if (val == PR_TSC_SIGSEGV)
|
|
|
|
disable_TSC();
|
|
|
|
else if (val == PR_TSC_ENABLE)
|
|
|
|
enable_TSC();
|
|
|
|
else
|
|
|
|
return -EINVAL;
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
void __switch_to_xtra(struct task_struct *prev_p, struct task_struct *next_p,
|
|
|
|
struct tss_struct *tss)
|
|
|
|
{
|
|
|
|
struct thread_struct *prev, *next;
|
|
|
|
|
|
|
|
prev = &prev_p->thread;
|
|
|
|
next = &next_p->thread;
|
|
|
|
|
|
|
|
if (test_tsk_thread_flag(next_p, TIF_DS_AREA_MSR) ||
|
|
|
|
test_tsk_thread_flag(prev_p, TIF_DS_AREA_MSR))
|
|
|
|
ds_switch_to(prev_p, next_p);
|
|
|
|
else if (next->debugctlmsr != prev->debugctlmsr)
|
|
|
|
update_debugctlmsr(next->debugctlmsr);
|
|
|
|
|
|
|
|
if (test_tsk_thread_flag(next_p, TIF_DEBUG)) {
|
|
|
|
set_debugreg(next->debugreg0, 0);
|
|
|
|
set_debugreg(next->debugreg1, 1);
|
|
|
|
set_debugreg(next->debugreg2, 2);
|
|
|
|
set_debugreg(next->debugreg3, 3);
|
|
|
|
/* no 4 and 5 */
|
|
|
|
set_debugreg(next->debugreg6, 6);
|
|
|
|
set_debugreg(next->debugreg7, 7);
|
|
|
|
}
|
|
|
|
|
|
|
|
if (test_tsk_thread_flag(prev_p, TIF_NOTSC) ^
|
|
|
|
test_tsk_thread_flag(next_p, TIF_NOTSC)) {
|
|
|
|
/* prev and next are different */
|
|
|
|
if (test_tsk_thread_flag(next_p, TIF_NOTSC))
|
|
|
|
hard_disable_TSC();
|
|
|
|
else
|
|
|
|
hard_enable_TSC();
|
|
|
|
}
|
|
|
|
|
|
|
|
if (test_tsk_thread_flag(next_p, TIF_IO_BITMAP)) {
|
|
|
|
/*
|
|
|
|
* Copy the relevant range of the IO bitmap.
|
|
|
|
* Normally this is 128 bytes or less:
|
|
|
|
*/
|
|
|
|
memcpy(tss->io_bitmap, next->io_bitmap_ptr,
|
|
|
|
max(prev->io_bitmap_max, next->io_bitmap_max));
|
|
|
|
} else if (test_tsk_thread_flag(prev_p, TIF_IO_BITMAP)) {
|
|
|
|
/*
|
|
|
|
* Clear any possible leftover bits:
|
|
|
|
*/
|
|
|
|
memset(tss->io_bitmap, 0xff, prev->io_bitmap_max);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
int sys_fork(struct pt_regs *regs)
|
|
|
|
{
|
|
|
|
return do_fork(SIGCHLD, regs->sp, regs, 0, NULL, NULL);
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* This is trivial, and on the face of it looks like it
|
|
|
|
* could equally well be done in user mode.
|
|
|
|
*
|
|
|
|
* Not so, for quite unobvious reasons - register pressure.
|
|
|
|
* In user mode vfork() cannot have a stack frame, and if
|
|
|
|
* done by calling the "clone()" system call directly, you
|
|
|
|
* do not have enough call-clobbered registers to hold all
|
|
|
|
* the information you need.
|
|
|
|
*/
|
|
|
|
int sys_vfork(struct pt_regs *regs)
|
|
|
|
{
|
|
|
|
return do_fork(CLONE_VFORK | CLONE_VM | SIGCHLD, regs->sp, regs, 0,
|
|
|
|
NULL, NULL);
|
|
|
|
}
|
|
|
|
|
|
|
|
|
2008-06-09 09:35:28 -07:00
|
|
|
/*
|
|
|
|
* Idle related variables and functions
|
|
|
|
*/
|
|
|
|
unsigned long boot_option_idle_override = 0;
|
|
|
|
EXPORT_SYMBOL(boot_option_idle_override);
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Powermanagement idle function, if any..
|
|
|
|
*/
|
|
|
|
void (*pm_idle)(void);
|
|
|
|
EXPORT_SYMBOL(pm_idle);
|
|
|
|
|
|
|
|
#ifdef CONFIG_X86_32
|
|
|
|
/*
|
|
|
|
* This halt magic was a workaround for ancient floppy DMA
|
|
|
|
* wreckage. It should be safe to remove.
|
|
|
|
*/
|
|
|
|
static int hlt_counter;
|
|
|
|
void disable_hlt(void)
|
|
|
|
{
|
|
|
|
hlt_counter++;
|
|
|
|
}
|
|
|
|
EXPORT_SYMBOL(disable_hlt);
|
|
|
|
|
|
|
|
void enable_hlt(void)
|
|
|
|
{
|
|
|
|
hlt_counter--;
|
|
|
|
}
|
|
|
|
EXPORT_SYMBOL(enable_hlt);
|
|
|
|
|
|
|
|
static inline int hlt_use_halt(void)
|
|
|
|
{
|
|
|
|
return (!hlt_counter && boot_cpu_data.hlt_works_ok);
|
|
|
|
}
|
|
|
|
#else
|
|
|
|
static inline int hlt_use_halt(void)
|
|
|
|
{
|
|
|
|
return 1;
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
|
|
|
/*
|
|
|
|
* We use this if we don't have any better
|
|
|
|
* idle routine..
|
|
|
|
*/
|
|
|
|
void default_idle(void)
|
|
|
|
{
|
|
|
|
if (hlt_use_halt()) {
|
2009-09-17 07:11:28 -07:00
|
|
|
trace_power_start(POWER_CSTATE, 1);
|
2008-06-09 09:35:28 -07:00
|
|
|
current_thread_info()->status &= ~TS_POLLING;
|
|
|
|
/*
|
|
|
|
* TS_POLLING-cleared state must be visible before we
|
|
|
|
* test NEED_RESCHED:
|
|
|
|
*/
|
|
|
|
smp_mb();
|
|
|
|
|
|
|
|
if (!need_resched())
|
|
|
|
safe_halt(); /* enables interrupts racelessly */
|
|
|
|
else
|
|
|
|
local_irq_enable();
|
|
|
|
current_thread_info()->status |= TS_POLLING;
|
|
|
|
} else {
|
|
|
|
local_irq_enable();
|
|
|
|
/* loop is done by the caller */
|
|
|
|
cpu_relax();
|
|
|
|
}
|
|
|
|
}
|
|
|
|
#ifdef CONFIG_APM_MODULE
|
|
|
|
EXPORT_SYMBOL(default_idle);
|
|
|
|
#endif
|
|
|
|
|
2008-11-11 06:33:44 -07:00
|
|
|
void stop_this_cpu(void *dummy)
|
|
|
|
{
|
|
|
|
local_irq_disable();
|
|
|
|
/*
|
|
|
|
* Remove this CPU:
|
|
|
|
*/
|
2009-03-12 21:19:54 -07:00
|
|
|
set_cpu_online(smp_processor_id(), false);
|
2008-11-11 06:33:44 -07:00
|
|
|
disable_local_APIC();
|
|
|
|
|
|
|
|
for (;;) {
|
|
|
|
if (hlt_works(smp_processor_id()))
|
|
|
|
halt();
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2008-04-25 08:39:01 -07:00
|
|
|
static void do_nothing(void *unused)
|
|
|
|
{
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* cpu_idle_wait - Used to ensure that all the CPUs discard old value of
|
|
|
|
* pm_idle and update to new pm_idle value. Required while changing pm_idle
|
|
|
|
* handler on SMP systems.
|
|
|
|
*
|
|
|
|
* Caller must have changed pm_idle to the new value before the call. Old
|
|
|
|
* pm_idle value will not be used by any CPU after the return of this function.
|
|
|
|
*/
|
|
|
|
void cpu_idle_wait(void)
|
|
|
|
{
|
|
|
|
smp_mb();
|
|
|
|
/* kick all the CPUs so that they exit out of pm_idle */
|
2008-06-27 02:48:22 -07:00
|
|
|
smp_call_function(do_nothing, NULL, 1);
|
2008-04-25 08:39:01 -07:00
|
|
|
}
|
|
|
|
EXPORT_SYMBOL_GPL(cpu_idle_wait);
|
|
|
|
|
|
|
|
/*
|
|
|
|
* This uses new MONITOR/MWAIT instructions on P4 processors with PNI,
|
|
|
|
* which can obviate IPI to trigger checking of need_resched.
|
|
|
|
* We execute MONITOR against need_resched and enter optimized wait state
|
|
|
|
* through MWAIT. Whenever someone changes need_resched, we would be woken
|
|
|
|
* up from MWAIT (without an IPI).
|
|
|
|
*
|
|
|
|
* New with Core Duo processors, MWAIT can take some hints based on CPU
|
|
|
|
* capability.
|
|
|
|
*/
|
|
|
|
void mwait_idle_with_hints(unsigned long ax, unsigned long cx)
|
|
|
|
{
|
2009-09-17 07:11:28 -07:00
|
|
|
trace_power_start(POWER_CSTATE, (ax>>4)+1);
|
2008-04-25 08:39:01 -07:00
|
|
|
if (!need_resched()) {
|
2009-02-06 17:52:05 -07:00
|
|
|
if (cpu_has(¤t_cpu_data, X86_FEATURE_CLFLUSH_MONITOR))
|
|
|
|
clflush((void *)¤t_thread_info()->flags);
|
|
|
|
|
2008-04-25 08:39:01 -07:00
|
|
|
__monitor((void *)¤t_thread_info()->flags, 0, 0);
|
|
|
|
smp_mb();
|
|
|
|
if (!need_resched())
|
|
|
|
__mwait(ax, cx);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Default MONITOR/MWAIT with no hints, used for default C1 state */
|
|
|
|
static void mwait_idle(void)
|
|
|
|
{
|
|
|
|
if (!need_resched()) {
|
2009-09-17 07:11:28 -07:00
|
|
|
trace_power_start(POWER_CSTATE, 1);
|
2009-02-06 17:52:05 -07:00
|
|
|
if (cpu_has(¤t_cpu_data, X86_FEATURE_CLFLUSH_MONITOR))
|
|
|
|
clflush((void *)¤t_thread_info()->flags);
|
|
|
|
|
2008-04-25 08:39:01 -07:00
|
|
|
__monitor((void *)¤t_thread_info()->flags, 0, 0);
|
|
|
|
smp_mb();
|
|
|
|
if (!need_resched())
|
|
|
|
__sti_mwait(0, 0);
|
|
|
|
else
|
|
|
|
local_irq_enable();
|
|
|
|
} else
|
|
|
|
local_irq_enable();
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* On SMP it's slightly faster (but much more power-consuming!)
|
|
|
|
* to poll the ->work.need_resched flag instead of waiting for the
|
|
|
|
* cross-CPU IPI to arrive. Use this option with caution.
|
|
|
|
*/
|
|
|
|
static void poll_idle(void)
|
|
|
|
{
|
2009-09-17 07:11:28 -07:00
|
|
|
trace_power_start(POWER_CSTATE, 0);
|
2008-04-25 08:39:01 -07:00
|
|
|
local_irq_enable();
|
2008-08-27 07:35:06 -07:00
|
|
|
while (!need_resched())
|
|
|
|
cpu_relax();
|
2009-09-17 07:11:28 -07:00
|
|
|
trace_power_end(0);
|
2008-04-25 08:39:01 -07:00
|
|
|
}
|
|
|
|
|
2008-05-16 13:55:26 -07:00
|
|
|
/*
|
|
|
|
* mwait selection logic:
|
|
|
|
*
|
|
|
|
* It depends on the CPU. For AMD CPUs that support MWAIT this is
|
|
|
|
* wrong. Family 0x10 and 0x11 CPUs will enter C1 on HLT. Powersavings
|
|
|
|
* then depend on a clock divisor and current Pstate of the core. If
|
|
|
|
* all cores of a processor are in halt state (C1) the processor can
|
|
|
|
* enter the C1E (C1 enhanced) state. If mwait is used this will never
|
|
|
|
* happen.
|
|
|
|
*
|
|
|
|
* idle=mwait overrides this decision and forces the usage of mwait.
|
|
|
|
*/
|
2008-07-18 05:45:20 -07:00
|
|
|
static int __cpuinitdata force_mwait;
|
2008-06-09 09:04:27 -07:00
|
|
|
|
|
|
|
#define MWAIT_INFO 0x05
|
|
|
|
#define MWAIT_ECX_EXTENDED_INFO 0x01
|
|
|
|
#define MWAIT_EDX_C1 0xf0
|
|
|
|
|
2008-05-16 13:55:26 -07:00
|
|
|
static int __cpuinit mwait_usable(const struct cpuinfo_x86 *c)
|
|
|
|
{
|
2008-06-09 09:04:27 -07:00
|
|
|
u32 eax, ebx, ecx, edx;
|
|
|
|
|
2008-05-16 13:55:26 -07:00
|
|
|
if (force_mwait)
|
|
|
|
return 1;
|
|
|
|
|
2008-06-09 09:04:27 -07:00
|
|
|
if (c->cpuid_level < MWAIT_INFO)
|
|
|
|
return 0;
|
|
|
|
|
|
|
|
cpuid(MWAIT_INFO, &eax, &ebx, &ecx, &edx);
|
|
|
|
/* Check, whether EDX has extended info about MWAIT */
|
|
|
|
if (!(ecx & MWAIT_ECX_EXTENDED_INFO))
|
|
|
|
return 1;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* edx enumeratios MONITOR/MWAIT extensions. Check, whether
|
|
|
|
* C1 supports MWAIT
|
|
|
|
*/
|
|
|
|
return (edx & MWAIT_EDX_C1);
|
2008-05-16 13:55:26 -07:00
|
|
|
}
|
|
|
|
|
2008-06-09 10:15:00 -07:00
|
|
|
/*
|
|
|
|
* Check for AMD CPUs, which have potentially C1E support
|
|
|
|
*/
|
|
|
|
static int __cpuinit check_c1e_idle(const struct cpuinfo_x86 *c)
|
|
|
|
{
|
|
|
|
if (c->x86_vendor != X86_VENDOR_AMD)
|
|
|
|
return 0;
|
|
|
|
|
|
|
|
if (c->x86 < 0x0F)
|
|
|
|
return 0;
|
|
|
|
|
|
|
|
/* Family 0x0f models < rev F do not have C1E */
|
|
|
|
if (c->x86 == 0x0f && c->x86_model < 0x40)
|
|
|
|
return 0;
|
|
|
|
|
|
|
|
return 1;
|
|
|
|
}
|
|
|
|
|
2009-03-12 21:19:49 -07:00
|
|
|
static cpumask_var_t c1e_mask;
|
2008-09-22 09:54:29 -07:00
|
|
|
static int c1e_detected;
|
|
|
|
|
|
|
|
void c1e_remove_cpu(int cpu)
|
|
|
|
{
|
2009-03-16 21:20:34 -07:00
|
|
|
if (c1e_mask != NULL)
|
|
|
|
cpumask_clear_cpu(cpu, c1e_mask);
|
2008-09-22 09:54:29 -07:00
|
|
|
}
|
|
|
|
|
2008-06-09 10:15:00 -07:00
|
|
|
/*
|
|
|
|
* C1E aware idle routine. We check for C1E active in the interrupt
|
|
|
|
* pending message MSR. If we detect C1E, then we handle it the same
|
|
|
|
* way as C3 power states (local apic timer and TSC stop)
|
|
|
|
*/
|
|
|
|
static void c1e_idle(void)
|
|
|
|
{
|
|
|
|
if (need_resched())
|
|
|
|
return;
|
|
|
|
|
|
|
|
if (!c1e_detected) {
|
|
|
|
u32 lo, hi;
|
|
|
|
|
|
|
|
rdmsr(MSR_K8_INT_PENDING_MSG, lo, hi);
|
|
|
|
if (lo & K8_INTP_C1E_ACTIVE_MASK) {
|
|
|
|
c1e_detected = 1;
|
2008-11-17 17:11:37 -07:00
|
|
|
if (!boot_cpu_has(X86_FEATURE_NONSTOP_TSC))
|
2008-09-18 12:12:10 -07:00
|
|
|
mark_tsc_unstable("TSC halt in AMD C1E");
|
|
|
|
printk(KERN_INFO "System has AMD C1E enabled\n");
|
2008-09-22 10:02:25 -07:00
|
|
|
set_cpu_cap(&boot_cpu_data, X86_FEATURE_AMDC1E);
|
2008-06-09 10:15:00 -07:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
if (c1e_detected) {
|
|
|
|
int cpu = smp_processor_id();
|
|
|
|
|
2009-03-12 21:19:49 -07:00
|
|
|
if (!cpumask_test_cpu(cpu, c1e_mask)) {
|
|
|
|
cpumask_set_cpu(cpu, c1e_mask);
|
2008-06-17 00:12:03 -07:00
|
|
|
/*
|
2009-08-17 14:34:59 -07:00
|
|
|
* Force broadcast so ACPI can not interfere.
|
2008-06-17 00:12:03 -07:00
|
|
|
*/
|
2008-06-09 10:15:00 -07:00
|
|
|
clockevents_notify(CLOCK_EVT_NOTIFY_BROADCAST_FORCE,
|
|
|
|
&cpu);
|
|
|
|
printk(KERN_INFO "Switch to broadcast mode on CPU%d\n",
|
|
|
|
cpu);
|
|
|
|
}
|
|
|
|
clockevents_notify(CLOCK_EVT_NOTIFY_BROADCAST_ENTER, &cpu);
|
2008-06-17 00:12:03 -07:00
|
|
|
|
2008-06-09 10:15:00 -07:00
|
|
|
default_idle();
|
2008-06-17 00:12:03 -07:00
|
|
|
|
|
|
|
/*
|
|
|
|
* The switch back from broadcast mode needs to be
|
|
|
|
* called with interrupts disabled.
|
|
|
|
*/
|
|
|
|
local_irq_disable();
|
|
|
|
clockevents_notify(CLOCK_EVT_NOTIFY_BROADCAST_EXIT, &cpu);
|
|
|
|
local_irq_enable();
|
2008-06-09 10:15:00 -07:00
|
|
|
} else
|
|
|
|
default_idle();
|
|
|
|
}
|
|
|
|
|
2008-04-25 08:39:01 -07:00
|
|
|
void __cpuinit select_idle_routine(const struct cpuinfo_x86 *c)
|
|
|
|
{
|
2009-01-27 09:07:08 -07:00
|
|
|
#ifdef CONFIG_SMP
|
2008-04-25 08:39:01 -07:00
|
|
|
if (pm_idle == poll_idle && smp_num_siblings > 1) {
|
|
|
|
printk(KERN_WARNING "WARNING: polling idle and HT enabled,"
|
|
|
|
" performance may degrade.\n");
|
|
|
|
}
|
|
|
|
#endif
|
2008-06-09 07:59:53 -07:00
|
|
|
if (pm_idle)
|
|
|
|
return;
|
|
|
|
|
2008-05-16 13:55:26 -07:00
|
|
|
if (cpu_has(c, X86_FEATURE_MWAIT) && mwait_usable(c)) {
|
2008-04-25 08:39:01 -07:00
|
|
|
/*
|
|
|
|
* One CPU supports mwait => All CPUs supports mwait
|
|
|
|
*/
|
2008-06-09 07:59:53 -07:00
|
|
|
printk(KERN_INFO "using mwait in idle threads.\n");
|
|
|
|
pm_idle = mwait_idle;
|
2008-06-09 10:15:00 -07:00
|
|
|
} else if (check_c1e_idle(c)) {
|
|
|
|
printk(KERN_INFO "using C1E aware idle routine\n");
|
|
|
|
pm_idle = c1e_idle;
|
2008-06-09 07:59:53 -07:00
|
|
|
} else
|
|
|
|
pm_idle = default_idle;
|
2008-04-25 08:39:01 -07:00
|
|
|
}
|
|
|
|
|
2009-03-16 21:20:34 -07:00
|
|
|
void __init init_c1e_mask(void)
|
|
|
|
{
|
|
|
|
/* If we're using c1e_idle, we need to allocate c1e_mask. */
|
|
|
|
if (pm_idle == c1e_idle) {
|
|
|
|
alloc_cpumask_var(&c1e_mask, GFP_KERNEL);
|
|
|
|
cpumask_clear(c1e_mask);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2008-04-25 08:39:01 -07:00
|
|
|
static int __init idle_setup(char *str)
|
|
|
|
{
|
2008-07-05 04:53:36 -07:00
|
|
|
if (!str)
|
|
|
|
return -EINVAL;
|
|
|
|
|
2008-04-25 08:39:01 -07:00
|
|
|
if (!strcmp(str, "poll")) {
|
|
|
|
printk("using polling idle threads.\n");
|
|
|
|
pm_idle = poll_idle;
|
|
|
|
} else if (!strcmp(str, "mwait"))
|
|
|
|
force_mwait = 1;
|
2008-06-24 02:58:53 -07:00
|
|
|
else if (!strcmp(str, "halt")) {
|
|
|
|
/*
|
|
|
|
* When the boot option of idle=halt is added, halt is
|
|
|
|
* forced to be used for CPU idle. In such case CPU C2/C3
|
|
|
|
* won't be used again.
|
|
|
|
* To continue to load the CPU idle driver, don't touch
|
|
|
|
* the boot_option_idle_override.
|
|
|
|
*/
|
|
|
|
pm_idle = default_idle;
|
|
|
|
idle_halt = 1;
|
|
|
|
return 0;
|
2008-06-24 03:01:09 -07:00
|
|
|
} else if (!strcmp(str, "nomwait")) {
|
|
|
|
/*
|
|
|
|
* If the boot option of "idle=nomwait" is added,
|
|
|
|
* it means that mwait will be disabled for CPU C2/C3
|
|
|
|
* states. In such case it won't touch the variable
|
|
|
|
* of boot_option_idle_override.
|
|
|
|
*/
|
|
|
|
idle_nomwait = 1;
|
|
|
|
return 0;
|
2008-06-24 02:58:53 -07:00
|
|
|
} else
|
2008-04-25 08:39:01 -07:00
|
|
|
return -1;
|
|
|
|
|
|
|
|
boot_option_idle_override = 1;
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
early_param("idle", idle_setup);
|
|
|
|
|
2009-05-11 19:05:28 -07:00
|
|
|
unsigned long arch_align_stack(unsigned long sp)
|
|
|
|
{
|
|
|
|
if (!(current->personality & ADDR_NO_RANDOMIZE) && randomize_va_space)
|
|
|
|
sp -= get_random_int() % 8192;
|
|
|
|
return sp & ~0xf;
|
|
|
|
}
|
|
|
|
|
|
|
|
unsigned long arch_randomize_brk(struct mm_struct *mm)
|
|
|
|
{
|
|
|
|
unsigned long range_end = mm->brk + 0x02000000;
|
|
|
|
return randomize_range(mm->brk, range_end, 0) ? : mm->brk;
|
|
|
|
}
|
|
|
|
|