2007-02-09 16:28:31 -07:00
|
|
|
/*
|
|
|
|
* Copyright (C) Freescale Semicondutor, Inc. 2006-2007. All rights reserved.
|
|
|
|
*
|
|
|
|
* Author: Andy Fleming <afleming@freescale.com>
|
|
|
|
*
|
|
|
|
* Based on 83xx/mpc8360e_pb.c by:
|
|
|
|
* Li Yang <LeoLi@freescale.com>
|
|
|
|
* Yin Olivia <Hong-hua.Yin@freescale.com>
|
|
|
|
*
|
|
|
|
* Description:
|
2007-02-17 15:29:36 -07:00
|
|
|
* MPC85xx MDS board specific routines.
|
2007-02-09 16:28:31 -07:00
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or modify it
|
|
|
|
* under the terms of the GNU General Public License as published by the
|
|
|
|
* Free Software Foundation; either version 2 of the License, or (at your
|
|
|
|
* option) any later version.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <linux/stddef.h>
|
|
|
|
#include <linux/kernel.h>
|
|
|
|
#include <linux/init.h>
|
|
|
|
#include <linux/errno.h>
|
|
|
|
#include <linux/reboot.h>
|
|
|
|
#include <linux/pci.h>
|
|
|
|
#include <linux/kdev_t.h>
|
|
|
|
#include <linux/major.h>
|
|
|
|
#include <linux/console.h>
|
|
|
|
#include <linux/delay.h>
|
|
|
|
#include <linux/seq_file.h>
|
|
|
|
#include <linux/initrd.h>
|
|
|
|
#include <linux/module.h>
|
|
|
|
#include <linux/fsl_devices.h>
|
2007-11-06 11:11:13 -07:00
|
|
|
#include <linux/of_platform.h>
|
|
|
|
#include <linux/of_device.h>
|
2007-02-09 16:28:31 -07:00
|
|
|
|
|
|
|
#include <asm/system.h>
|
|
|
|
#include <asm/atomic.h>
|
|
|
|
#include <asm/time.h>
|
|
|
|
#include <asm/io.h>
|
|
|
|
#include <asm/machdep.h>
|
|
|
|
#include <asm/pci-bridge.h>
|
|
|
|
#include <asm/irq.h>
|
|
|
|
#include <mm/mmu_decl.h>
|
|
|
|
#include <asm/prom.h>
|
|
|
|
#include <asm/udbg.h>
|
|
|
|
#include <sysdev/fsl_soc.h>
|
2007-07-10 03:47:06 -07:00
|
|
|
#include <sysdev/fsl_pci.h>
|
2007-02-09 16:28:31 -07:00
|
|
|
#include <asm/qe.h>
|
|
|
|
#include <asm/qe_ic.h>
|
|
|
|
#include <asm/mpic.h>
|
|
|
|
|
|
|
|
#undef DEBUG
|
|
|
|
#ifdef DEBUG
|
|
|
|
#define DBG(fmt...) udbg_printf(fmt)
|
|
|
|
#else
|
|
|
|
#define DBG(fmt...)
|
|
|
|
#endif
|
|
|
|
|
|
|
|
/* ************************************************************************
|
|
|
|
*
|
|
|
|
* Setup the architecture
|
|
|
|
*
|
|
|
|
*/
|
2007-02-17 15:29:36 -07:00
|
|
|
static void __init mpc85xx_mds_setup_arch(void)
|
2007-02-09 16:28:31 -07:00
|
|
|
{
|
|
|
|
struct device_node *np;
|
|
|
|
static u8 *bcsr_regs = NULL;
|
|
|
|
|
|
|
|
if (ppc_md.progress)
|
2007-02-17 15:29:36 -07:00
|
|
|
ppc_md.progress("mpc85xx_mds_setup_arch()", 0);
|
2007-02-09 16:28:31 -07:00
|
|
|
|
|
|
|
/* Map BCSR area */
|
|
|
|
np = of_find_node_by_name(NULL, "bcsr");
|
|
|
|
if (np != NULL) {
|
|
|
|
struct resource res;
|
|
|
|
|
|
|
|
of_address_to_resource(np, 0, &res);
|
|
|
|
bcsr_regs = ioremap(res.start, res.end - res.start +1);
|
|
|
|
of_node_put(np);
|
|
|
|
}
|
|
|
|
|
|
|
|
#ifdef CONFIG_PCI
|
2007-10-03 22:28:43 -07:00
|
|
|
for_each_node_by_type(np, "pci") {
|
|
|
|
if (of_device_is_compatible(np, "fsl,mpc8540-pci") ||
|
|
|
|
of_device_is_compatible(np, "fsl,mpc8548-pcie")) {
|
|
|
|
struct resource rsrc;
|
|
|
|
of_address_to_resource(np, 0, &rsrc);
|
|
|
|
if ((rsrc.start & 0xfffff) == 0x8000)
|
|
|
|
fsl_add_bridge(np, 1);
|
|
|
|
else
|
|
|
|
fsl_add_bridge(np, 0);
|
|
|
|
}
|
|
|
|
}
|
2007-02-09 16:28:31 -07:00
|
|
|
#endif
|
|
|
|
|
|
|
|
#ifdef CONFIG_QUICC_ENGINE
|
2008-01-24 08:39:59 -07:00
|
|
|
np = of_find_compatible_node(NULL, NULL, "fsl,qe");
|
|
|
|
if (!np) {
|
|
|
|
np = of_find_node_by_name(NULL, "qe");
|
|
|
|
if (!np)
|
|
|
|
return;
|
2007-02-09 16:28:31 -07:00
|
|
|
}
|
|
|
|
|
2008-01-24 08:39:59 -07:00
|
|
|
qe_reset();
|
|
|
|
of_node_put(np);
|
|
|
|
|
|
|
|
np = of_find_node_by_name(NULL, "par_io");
|
|
|
|
if (np) {
|
|
|
|
struct device_node *ucc;
|
2007-02-09 16:28:31 -07:00
|
|
|
|
|
|
|
par_io_init(np);
|
|
|
|
of_node_put(np);
|
|
|
|
|
2008-01-24 08:39:59 -07:00
|
|
|
for_each_node_by_name(ucc, "ucc")
|
2007-02-09 16:28:31 -07:00
|
|
|
par_io_of_config(ucc);
|
|
|
|
}
|
|
|
|
|
|
|
|
if (bcsr_regs) {
|
2007-10-05 10:46:47 -07:00
|
|
|
#define BCSR_UCC1_GETH_EN (0x1 << 7)
|
|
|
|
#define BCSR_UCC2_GETH_EN (0x1 << 7)
|
|
|
|
#define BCSR_UCC1_MODE_MSK (0x3 << 4)
|
|
|
|
#define BCSR_UCC2_MODE_MSK (0x3 << 0)
|
|
|
|
|
|
|
|
/* Turn off UCC1 & UCC2 */
|
|
|
|
clrbits8(&bcsr_regs[8], BCSR_UCC1_GETH_EN);
|
|
|
|
clrbits8(&bcsr_regs[9], BCSR_UCC2_GETH_EN);
|
|
|
|
|
|
|
|
/* Mode is RGMII, all bits clear */
|
|
|
|
clrbits8(&bcsr_regs[11], BCSR_UCC1_MODE_MSK |
|
|
|
|
BCSR_UCC2_MODE_MSK);
|
|
|
|
|
|
|
|
/* Turn UCC1 & UCC2 on */
|
|
|
|
setbits8(&bcsr_regs[8], BCSR_UCC1_GETH_EN);
|
|
|
|
setbits8(&bcsr_regs[9], BCSR_UCC2_GETH_EN);
|
2007-02-09 16:28:31 -07:00
|
|
|
|
|
|
|
iounmap(bcsr_regs);
|
|
|
|
}
|
|
|
|
#endif /* CONFIG_QUICC_ENGINE */
|
|
|
|
}
|
|
|
|
|
2007-02-17 15:29:36 -07:00
|
|
|
static struct of_device_id mpc85xx_ids[] = {
|
2007-02-09 16:28:31 -07:00
|
|
|
{ .type = "soc", },
|
|
|
|
{ .compatible = "soc", },
|
|
|
|
{ .type = "qe", },
|
2008-01-24 08:39:59 -07:00
|
|
|
{ .compatible = "fsl,qe", },
|
2007-02-09 16:28:31 -07:00
|
|
|
{},
|
|
|
|
};
|
|
|
|
|
2007-02-17 15:29:36 -07:00
|
|
|
static int __init mpc85xx_publish_devices(void)
|
2007-02-09 16:28:31 -07:00
|
|
|
{
|
|
|
|
/* Publish the QE devices */
|
2008-01-15 08:42:36 -07:00
|
|
|
of_platform_bus_probe(NULL, mpc85xx_ids, NULL);
|
2007-02-09 16:28:31 -07:00
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
2008-01-15 08:42:36 -07:00
|
|
|
machine_device_initcall(mpc85xx_mds, mpc85xx_publish_devices);
|
2007-02-09 16:28:31 -07:00
|
|
|
|
2007-02-17 15:29:36 -07:00
|
|
|
static void __init mpc85xx_mds_pic_init(void)
|
2007-02-09 16:28:31 -07:00
|
|
|
{
|
|
|
|
struct mpic *mpic;
|
|
|
|
struct resource r;
|
|
|
|
struct device_node *np = NULL;
|
|
|
|
|
|
|
|
np = of_find_node_by_type(NULL, "open-pic");
|
|
|
|
if (!np)
|
|
|
|
return;
|
|
|
|
|
|
|
|
if (of_address_to_resource(np, 0, &r)) {
|
|
|
|
printk(KERN_ERR "Failed to map mpic register space\n");
|
|
|
|
of_node_put(np);
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
|
|
|
mpic = mpic_alloc(np, r.start,
|
|
|
|
MPIC_PRIMARY | MPIC_WANTS_RESET | MPIC_BIG_ENDIAN,
|
2007-07-03 00:35:35 -07:00
|
|
|
0, 256, " OpenPIC ");
|
2007-02-09 16:28:31 -07:00
|
|
|
BUG_ON(mpic == NULL);
|
|
|
|
of_node_put(np);
|
|
|
|
|
|
|
|
mpic_init(mpic);
|
|
|
|
|
|
|
|
#ifdef CONFIG_QUICC_ENGINE
|
2008-01-24 08:39:59 -07:00
|
|
|
np = of_find_compatible_node(NULL, NULL, "fsl,qe-ic");
|
|
|
|
if (!np) {
|
|
|
|
np = of_find_node_by_type(NULL, "qeic");
|
|
|
|
if (!np)
|
|
|
|
return;
|
|
|
|
}
|
2007-10-05 10:47:29 -07:00
|
|
|
qe_ic_init(np, 0, qe_ic_cascade_muxed_mpic, NULL);
|
2007-02-09 16:28:31 -07:00
|
|
|
of_node_put(np);
|
|
|
|
#endif /* CONFIG_QUICC_ENGINE */
|
|
|
|
}
|
|
|
|
|
2007-02-17 15:29:36 -07:00
|
|
|
static int __init mpc85xx_mds_probe(void)
|
2007-02-09 16:28:31 -07:00
|
|
|
{
|
2007-02-17 15:19:34 -07:00
|
|
|
unsigned long root = of_get_flat_dt_root();
|
2007-02-09 16:28:31 -07:00
|
|
|
|
2007-02-17 15:19:34 -07:00
|
|
|
return of_flat_dt_is_compatible(root, "MPC85xxMDS");
|
2007-02-09 16:28:31 -07:00
|
|
|
}
|
|
|
|
|
2007-02-17 15:29:36 -07:00
|
|
|
define_machine(mpc85xx_mds) {
|
2007-02-17 15:19:34 -07:00
|
|
|
.name = "MPC85xx MDS",
|
2007-02-17 15:29:36 -07:00
|
|
|
.probe = mpc85xx_mds_probe,
|
|
|
|
.setup_arch = mpc85xx_mds_setup_arch,
|
|
|
|
.init_IRQ = mpc85xx_mds_pic_init,
|
2007-02-09 16:28:31 -07:00
|
|
|
.get_irq = mpic_get_irq,
|
2007-10-03 23:04:57 -07:00
|
|
|
.restart = fsl_rstcr_restart,
|
2007-02-09 16:28:31 -07:00
|
|
|
.calibrate_decr = generic_calibrate_decr,
|
|
|
|
.progress = udbg_progress,
|
2007-09-10 12:30:33 -07:00
|
|
|
#ifdef CONFIG_PCI
|
2007-07-16 08:45:07 -07:00
|
|
|
.pcibios_fixup_bus = fsl_pcibios_fixup_bus,
|
2007-09-10 12:30:33 -07:00
|
|
|
#endif
|
2007-02-09 16:28:31 -07:00
|
|
|
};
|