2007-06-14 22:33:09 -07:00
|
|
|
#ifndef _ASM_POWERPC_MMU_FSL_BOOKE_H_
|
|
|
|
#define _ASM_POWERPC_MMU_FSL_BOOKE_H_
|
|
|
|
/*
|
|
|
|
* Freescale Book-E MMU support
|
|
|
|
*/
|
|
|
|
|
|
|
|
/* Book-E defined page sizes */
|
|
|
|
#define BOOKE_PAGESZ_1K 0
|
|
|
|
#define BOOKE_PAGESZ_4K 1
|
|
|
|
#define BOOKE_PAGESZ_16K 2
|
|
|
|
#define BOOKE_PAGESZ_64K 3
|
|
|
|
#define BOOKE_PAGESZ_256K 4
|
|
|
|
#define BOOKE_PAGESZ_1M 5
|
|
|
|
#define BOOKE_PAGESZ_4M 6
|
|
|
|
#define BOOKE_PAGESZ_16M 7
|
|
|
|
#define BOOKE_PAGESZ_64M 8
|
|
|
|
#define BOOKE_PAGESZ_256M 9
|
|
|
|
#define BOOKE_PAGESZ_1GB 10
|
|
|
|
#define BOOKE_PAGESZ_4GB 11
|
|
|
|
#define BOOKE_PAGESZ_16GB 12
|
|
|
|
#define BOOKE_PAGESZ_64GB 13
|
|
|
|
#define BOOKE_PAGESZ_256GB 14
|
|
|
|
#define BOOKE_PAGESZ_1TB 15
|
|
|
|
|
|
|
|
#define MAS0_TLBSEL(x) ((x << 28) & 0x30000000)
|
|
|
|
#define MAS0_ESEL(x) ((x << 16) & 0x0FFF0000)
|
|
|
|
#define MAS0_NV(x) ((x) & 0x00000FFF)
|
|
|
|
|
|
|
|
#define MAS1_VALID 0x80000000
|
|
|
|
#define MAS1_IPROT 0x40000000
|
|
|
|
#define MAS1_TID(x) ((x << 16) & 0x3FFF0000)
|
|
|
|
#define MAS1_TS 0x00001000
|
|
|
|
#define MAS1_TSIZE(x) ((x << 8) & 0x00000F00)
|
|
|
|
|
|
|
|
#define MAS2_EPN 0xFFFFF000
|
|
|
|
#define MAS2_X0 0x00000040
|
|
|
|
#define MAS2_X1 0x00000020
|
|
|
|
#define MAS2_W 0x00000010
|
|
|
|
#define MAS2_I 0x00000008
|
|
|
|
#define MAS2_M 0x00000004
|
|
|
|
#define MAS2_G 0x00000002
|
|
|
|
#define MAS2_E 0x00000001
|
powerpc: Better setup of boot page TLB entry
The initial TLB mapping for the kernel boot didn't set the memory coherent
attribute, MAS2[M], in SMP mode.
If this code supported booting a secondary processor, which it doesn't yet,
but if it did, then when a secondary processor boots, it would probably signal
the primary processor by setting a variable called something like
__secondary_hold_acknowledge. However, due to the lack of the M bit, the
primary processor would not snoop the transaction (even if a transaction were
broadcast). If primary CPU's L1 D-cache had a copy, it would not be flushed
and the CPU would never see the ack. Which would have resulted in the primary
CPU spinning for a long time, perhaps a full second before it gives up, while
it would have waited for the ack from the secondary CPU that it wouldn't have
been able to see because of the stale cache.
The value of MAS2 for the boot page TLB1 entry is a compile time constant,
so there is no need to calculate it in powerpc assembly language.
Also, from the MPC8572 manual section 6.12.5.3, "Bits that represent
offsets within a page are ignored and should be cleared." Existing code
didn't clear them, this code does.
The same when the page of KERNELBASE is found; we don't need to use asm to
mask the lower 12 bits off.
In the code that computes the address to rfi from, don't hard code the
offset to 24 bytes, but have the assembler figure that out for us.
Signed-off-by: Trent Piepho <tpiepho@freescale.com>
Signed-off-by: Kumar Gala <galak@kernel.crashing.org>
2008-11-19 04:13:14 -07:00
|
|
|
#define MAS2_EPN_MASK(size) (~0 << (2*(size) + 10))
|
|
|
|
#define MAS2_VAL(addr, size, flags) ((addr) & MAS2_EPN_MASK(size) | (flags))
|
2007-06-14 22:33:09 -07:00
|
|
|
|
|
|
|
#define MAS3_RPN 0xFFFFF000
|
|
|
|
#define MAS3_U0 0x00000200
|
|
|
|
#define MAS3_U1 0x00000100
|
|
|
|
#define MAS3_U2 0x00000080
|
|
|
|
#define MAS3_U3 0x00000040
|
|
|
|
#define MAS3_UX 0x00000020
|
|
|
|
#define MAS3_SX 0x00000010
|
|
|
|
#define MAS3_UW 0x00000008
|
|
|
|
#define MAS3_SW 0x00000004
|
|
|
|
#define MAS3_UR 0x00000002
|
|
|
|
#define MAS3_SR 0x00000001
|
|
|
|
|
|
|
|
#define MAS4_TLBSELD(x) MAS0_TLBSEL(x)
|
|
|
|
#define MAS4_TIDDSEL 0x000F0000
|
|
|
|
#define MAS4_TSIZED(x) MAS1_TSIZE(x)
|
|
|
|
#define MAS4_X0D 0x00000040
|
|
|
|
#define MAS4_X1D 0x00000020
|
|
|
|
#define MAS4_WD 0x00000010
|
|
|
|
#define MAS4_ID 0x00000008
|
|
|
|
#define MAS4_MD 0x00000004
|
|
|
|
#define MAS4_GD 0x00000002
|
|
|
|
#define MAS4_ED 0x00000001
|
|
|
|
|
|
|
|
#define MAS6_SPID0 0x3FFF0000
|
|
|
|
#define MAS6_SPID1 0x00007FFE
|
|
|
|
#define MAS6_SAS 0x00000001
|
|
|
|
#define MAS6_SPID MAS6_SPID0
|
|
|
|
|
|
|
|
#define MAS7_RPN 0xFFFFFFFF
|
|
|
|
|
|
|
|
#ifndef __ASSEMBLY__
|
|
|
|
|
|
|
|
typedef struct {
|
2008-12-18 12:13:29 -07:00
|
|
|
unsigned int id;
|
|
|
|
unsigned int active;
|
|
|
|
unsigned long vdso_base;
|
2007-06-14 22:33:09 -07:00
|
|
|
} mm_context_t;
|
|
|
|
#endif /* !__ASSEMBLY__ */
|
|
|
|
|
|
|
|
#endif /* _ASM_POWERPC_MMU_FSL_BOOKE_H_ */
|