2005-04-16 15:20:36 -07:00
|
|
|
/*
|
|
|
|
* Intel AGPGART routines.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <linux/module.h>
|
|
|
|
#include <linux/pci.h>
|
include cleanup: Update gfp.h and slab.h includes to prepare for breaking implicit slab.h inclusion from percpu.h
percpu.h is included by sched.h and module.h and thus ends up being
included when building most .c files. percpu.h includes slab.h which
in turn includes gfp.h making everything defined by the two files
universally available and complicating inclusion dependencies.
percpu.h -> slab.h dependency is about to be removed. Prepare for
this change by updating users of gfp and slab facilities include those
headers directly instead of assuming availability. As this conversion
needs to touch large number of source files, the following script is
used as the basis of conversion.
http://userweb.kernel.org/~tj/misc/slabh-sweep.py
The script does the followings.
* Scan files for gfp and slab usages and update includes such that
only the necessary includes are there. ie. if only gfp is used,
gfp.h, if slab is used, slab.h.
* When the script inserts a new include, it looks at the include
blocks and try to put the new include such that its order conforms
to its surrounding. It's put in the include block which contains
core kernel includes, in the same order that the rest are ordered -
alphabetical, Christmas tree, rev-Xmas-tree or at the end if there
doesn't seem to be any matching order.
* If the script can't find a place to put a new include (mostly
because the file doesn't have fitting include block), it prints out
an error message indicating which .h file needs to be added to the
file.
The conversion was done in the following steps.
1. The initial automatic conversion of all .c files updated slightly
over 4000 files, deleting around 700 includes and adding ~480 gfp.h
and ~3000 slab.h inclusions. The script emitted errors for ~400
files.
2. Each error was manually checked. Some didn't need the inclusion,
some needed manual addition while adding it to implementation .h or
embedding .c file was more appropriate for others. This step added
inclusions to around 150 files.
3. The script was run again and the output was compared to the edits
from #2 to make sure no file was left behind.
4. Several build tests were done and a couple of problems were fixed.
e.g. lib/decompress_*.c used malloc/free() wrappers around slab
APIs requiring slab.h to be added manually.
5. The script was run on all .h files but without automatically
editing them as sprinkling gfp.h and slab.h inclusions around .h
files could easily lead to inclusion dependency hell. Most gfp.h
inclusion directives were ignored as stuff from gfp.h was usually
wildly available and often used in preprocessor macros. Each
slab.h inclusion directive was examined and added manually as
necessary.
6. percpu.h was updated not to include slab.h.
7. Build test were done on the following configurations and failures
were fixed. CONFIG_GCOV_KERNEL was turned off for all tests (as my
distributed build env didn't work with gcov compiles) and a few
more options had to be turned off depending on archs to make things
build (like ipr on powerpc/64 which failed due to missing writeq).
* x86 and x86_64 UP and SMP allmodconfig and a custom test config.
* powerpc and powerpc64 SMP allmodconfig
* sparc and sparc64 SMP allmodconfig
* ia64 SMP allmodconfig
* s390 SMP allmodconfig
* alpha SMP allmodconfig
* um on x86_64 SMP allmodconfig
8. percpu.h modifications were reverted so that it could be applied as
a separate patch and serve as bisection point.
Given the fact that I had only a couple of failures from tests on step
6, I'm fairly confident about the coverage of this conversion patch.
If there is a breakage, it's likely to be something in one of the arch
headers which should be easily discoverable easily on most builds of
the specific arch.
Signed-off-by: Tejun Heo <tj@kernel.org>
Guess-its-ok-by: Christoph Lameter <cl@linux-foundation.org>
Cc: Ingo Molnar <mingo@redhat.com>
Cc: Lee Schermerhorn <Lee.Schermerhorn@hp.com>
2010-03-24 01:04:11 -07:00
|
|
|
#include <linux/slab.h>
|
2005-04-16 15:20:36 -07:00
|
|
|
#include <linux/init.h>
|
2007-02-06 09:08:28 -07:00
|
|
|
#include <linux/kernel.h>
|
2005-04-16 15:20:36 -07:00
|
|
|
#include <linux/pagemap.h>
|
|
|
|
#include <linux/agp_backend.h>
|
2010-01-22 08:01:04 -07:00
|
|
|
#include <asm/smp.h>
|
2005-04-16 15:20:36 -07:00
|
|
|
#include "agp.h"
|
2010-04-13 15:29:51 -07:00
|
|
|
#include "intel-agp.h"
|
2010-08-26 20:08:57 -07:00
|
|
|
#include <linux/intel-gtt.h>
|
2005-04-16 15:20:36 -07:00
|
|
|
|
2010-04-13 15:29:52 -07:00
|
|
|
#include "intel-gtt.c"
|
2006-09-06 08:57:18 -07:00
|
|
|
|
2010-02-22 23:05:24 -07:00
|
|
|
int intel_agp_enabled;
|
|
|
|
EXPORT_SYMBOL(intel_agp_enabled);
|
2005-04-16 15:20:36 -07:00
|
|
|
|
|
|
|
static int intel_fetch_size(void)
|
|
|
|
{
|
|
|
|
int i;
|
|
|
|
u16 temp;
|
|
|
|
struct aper_size_info_16 *values;
|
|
|
|
|
|
|
|
pci_read_config_word(agp_bridge->dev, INTEL_APSIZE, &temp);
|
|
|
|
values = A_SIZE_16(agp_bridge->driver->aperture_sizes);
|
|
|
|
|
|
|
|
for (i = 0; i < agp_bridge->driver->num_aperture_sizes; i++) {
|
|
|
|
if (temp == values[i].size_value) {
|
|
|
|
agp_bridge->previous_size = agp_bridge->current_size = (void *) (values + i);
|
|
|
|
agp_bridge->aperture_size_idx = i;
|
|
|
|
return values[i].size;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int __intel_8xx_fetch_size(u8 temp)
|
|
|
|
{
|
|
|
|
int i;
|
|
|
|
struct aper_size_info_8 *values;
|
|
|
|
|
|
|
|
values = A_SIZE_8(agp_bridge->driver->aperture_sizes);
|
|
|
|
|
|
|
|
for (i = 0; i < agp_bridge->driver->num_aperture_sizes; i++) {
|
|
|
|
if (temp == values[i].size_value) {
|
|
|
|
agp_bridge->previous_size =
|
|
|
|
agp_bridge->current_size = (void *) (values + i);
|
|
|
|
agp_bridge->aperture_size_idx = i;
|
|
|
|
return values[i].size;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int intel_8xx_fetch_size(void)
|
|
|
|
{
|
|
|
|
u8 temp;
|
|
|
|
|
|
|
|
pci_read_config_byte(agp_bridge->dev, INTEL_APSIZE, &temp);
|
|
|
|
return __intel_8xx_fetch_size(temp);
|
|
|
|
}
|
|
|
|
|
|
|
|
static int intel_815_fetch_size(void)
|
|
|
|
{
|
|
|
|
u8 temp;
|
|
|
|
|
|
|
|
/* Intel 815 chipsets have a _weird_ APSIZE register with only
|
|
|
|
* one non-reserved bit, so mask the others out ... */
|
|
|
|
pci_read_config_byte(agp_bridge->dev, INTEL_APSIZE, &temp);
|
|
|
|
temp &= (1 << 3);
|
|
|
|
|
|
|
|
return __intel_8xx_fetch_size(temp);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void intel_tlbflush(struct agp_memory *mem)
|
|
|
|
{
|
|
|
|
pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2200);
|
|
|
|
pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2280);
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
|
|
static void intel_8xx_tlbflush(struct agp_memory *mem)
|
|
|
|
{
|
|
|
|
u32 temp;
|
|
|
|
pci_read_config_dword(agp_bridge->dev, INTEL_AGPCTRL, &temp);
|
|
|
|
pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, temp & ~(1 << 7));
|
|
|
|
pci_read_config_dword(agp_bridge->dev, INTEL_AGPCTRL, &temp);
|
|
|
|
pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, temp | (1 << 7));
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
|
|
static void intel_cleanup(void)
|
|
|
|
{
|
|
|
|
u16 temp;
|
|
|
|
struct aper_size_info_16 *previous_size;
|
|
|
|
|
|
|
|
previous_size = A_SIZE_16(agp_bridge->previous_size);
|
|
|
|
pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp);
|
|
|
|
pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp & ~(1 << 9));
|
|
|
|
pci_write_config_word(agp_bridge->dev, INTEL_APSIZE, previous_size->size_value);
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
|
|
static void intel_8xx_cleanup(void)
|
|
|
|
{
|
|
|
|
u16 temp;
|
|
|
|
struct aper_size_info_8 *previous_size;
|
|
|
|
|
|
|
|
previous_size = A_SIZE_8(agp_bridge->previous_size);
|
|
|
|
pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp);
|
|
|
|
pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp & ~(1 << 9));
|
|
|
|
pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, previous_size->size_value);
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
|
|
static int intel_configure(void)
|
|
|
|
{
|
|
|
|
u32 temp;
|
|
|
|
u16 temp2;
|
|
|
|
struct aper_size_info_16 *current_size;
|
|
|
|
|
|
|
|
current_size = A_SIZE_16(agp_bridge->current_size);
|
|
|
|
|
|
|
|
/* aperture size */
|
|
|
|
pci_write_config_word(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
|
|
|
|
|
|
|
|
/* address to map to */
|
|
|
|
pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
|
|
|
|
agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
|
|
|
|
|
|
|
|
/* attbase - aperture base */
|
|
|
|
pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
|
|
|
|
|
|
|
|
/* agpctrl */
|
|
|
|
pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2280);
|
|
|
|
|
|
|
|
/* paccfg/nbxcfg */
|
|
|
|
pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp2);
|
|
|
|
pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG,
|
|
|
|
(temp2 & ~(1 << 10)) | (1 << 9));
|
|
|
|
/* clear any possible error conditions */
|
|
|
|
pci_write_config_byte(agp_bridge->dev, INTEL_ERRSTS + 1, 7);
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int intel_815_configure(void)
|
|
|
|
{
|
|
|
|
u32 temp, addr;
|
|
|
|
u8 temp2;
|
|
|
|
struct aper_size_info_8 *current_size;
|
|
|
|
|
|
|
|
/* attbase - aperture base */
|
|
|
|
/* the Intel 815 chipset spec. says that bits 29-31 in the
|
|
|
|
* ATTBASE register are reserved -> try not to write them */
|
|
|
|
if (agp_bridge->gatt_bus_addr & INTEL_815_ATTBASE_MASK) {
|
2008-07-30 12:26:51 -07:00
|
|
|
dev_emerg(&agp_bridge->dev->dev, "gatt bus addr too high");
|
2005-04-16 15:20:36 -07:00
|
|
|
return -EINVAL;
|
|
|
|
}
|
|
|
|
|
|
|
|
current_size = A_SIZE_8(agp_bridge->current_size);
|
|
|
|
|
|
|
|
/* aperture size */
|
|
|
|
pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE,
|
|
|
|
current_size->size_value);
|
|
|
|
|
|
|
|
/* address to map to */
|
|
|
|
pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
|
|
|
|
agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
|
|
|
|
|
|
|
|
pci_read_config_dword(agp_bridge->dev, INTEL_ATTBASE, &addr);
|
|
|
|
addr &= INTEL_815_ATTBASE_MASK;
|
|
|
|
addr |= agp_bridge->gatt_bus_addr;
|
|
|
|
pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, addr);
|
|
|
|
|
|
|
|
/* agpctrl */
|
|
|
|
pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
|
|
|
|
|
|
|
|
/* apcont */
|
|
|
|
pci_read_config_byte(agp_bridge->dev, INTEL_815_APCONT, &temp2);
|
|
|
|
pci_write_config_byte(agp_bridge->dev, INTEL_815_APCONT, temp2 | (1 << 1));
|
|
|
|
|
|
|
|
/* clear any possible error conditions */
|
|
|
|
/* Oddness : this chipset seems to have no ERRSTS register ! */
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static void intel_820_tlbflush(struct agp_memory *mem)
|
|
|
|
{
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
|
|
|
static void intel_820_cleanup(void)
|
|
|
|
{
|
|
|
|
u8 temp;
|
|
|
|
struct aper_size_info_8 *previous_size;
|
|
|
|
|
|
|
|
previous_size = A_SIZE_8(agp_bridge->previous_size);
|
|
|
|
pci_read_config_byte(agp_bridge->dev, INTEL_I820_RDCR, &temp);
|
|
|
|
pci_write_config_byte(agp_bridge->dev, INTEL_I820_RDCR,
|
|
|
|
temp & ~(1 << 1));
|
|
|
|
pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE,
|
|
|
|
previous_size->size_value);
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
|
|
static int intel_820_configure(void)
|
|
|
|
{
|
|
|
|
u32 temp;
|
|
|
|
u8 temp2;
|
|
|
|
struct aper_size_info_8 *current_size;
|
|
|
|
|
|
|
|
current_size = A_SIZE_8(agp_bridge->current_size);
|
|
|
|
|
|
|
|
/* aperture size */
|
|
|
|
pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
|
|
|
|
|
|
|
|
/* address to map to */
|
|
|
|
pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
|
|
|
|
agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
|
|
|
|
|
|
|
|
/* attbase - aperture base */
|
|
|
|
pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
|
|
|
|
|
|
|
|
/* agpctrl */
|
|
|
|
pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
|
|
|
|
|
|
|
|
/* global enable aperture access */
|
|
|
|
/* This flag is not accessed through MCHCFG register as in */
|
|
|
|
/* i850 chipset. */
|
|
|
|
pci_read_config_byte(agp_bridge->dev, INTEL_I820_RDCR, &temp2);
|
|
|
|
pci_write_config_byte(agp_bridge->dev, INTEL_I820_RDCR, temp2 | (1 << 1));
|
|
|
|
/* clear any possible AGP-related error conditions */
|
|
|
|
pci_write_config_word(agp_bridge->dev, INTEL_I820_ERRSTS, 0x001c);
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int intel_840_configure(void)
|
|
|
|
{
|
|
|
|
u32 temp;
|
|
|
|
u16 temp2;
|
|
|
|
struct aper_size_info_8 *current_size;
|
|
|
|
|
|
|
|
current_size = A_SIZE_8(agp_bridge->current_size);
|
|
|
|
|
|
|
|
/* aperture size */
|
|
|
|
pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
|
|
|
|
|
|
|
|
/* address to map to */
|
|
|
|
pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
|
|
|
|
agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
|
|
|
|
|
|
|
|
/* attbase - aperture base */
|
|
|
|
pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
|
|
|
|
|
|
|
|
/* agpctrl */
|
|
|
|
pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
|
|
|
|
|
|
|
|
/* mcgcfg */
|
|
|
|
pci_read_config_word(agp_bridge->dev, INTEL_I840_MCHCFG, &temp2);
|
|
|
|
pci_write_config_word(agp_bridge->dev, INTEL_I840_MCHCFG, temp2 | (1 << 9));
|
|
|
|
/* clear any possible error conditions */
|
|
|
|
pci_write_config_word(agp_bridge->dev, INTEL_I840_ERRSTS, 0xc000);
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int intel_845_configure(void)
|
|
|
|
{
|
|
|
|
u32 temp;
|
|
|
|
u8 temp2;
|
|
|
|
struct aper_size_info_8 *current_size;
|
|
|
|
|
|
|
|
current_size = A_SIZE_8(agp_bridge->current_size);
|
|
|
|
|
|
|
|
/* aperture size */
|
|
|
|
pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
|
|
|
|
|
2005-07-29 14:03:39 -07:00
|
|
|
if (agp_bridge->apbase_config != 0) {
|
|
|
|
pci_write_config_dword(agp_bridge->dev, AGP_APBASE,
|
|
|
|
agp_bridge->apbase_config);
|
|
|
|
} else {
|
|
|
|
/* address to map to */
|
|
|
|
pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
|
|
|
|
agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
|
|
|
|
agp_bridge->apbase_config = temp;
|
|
|
|
}
|
2005-04-16 15:20:36 -07:00
|
|
|
|
|
|
|
/* attbase - aperture base */
|
|
|
|
pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
|
|
|
|
|
|
|
|
/* agpctrl */
|
|
|
|
pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
|
|
|
|
|
|
|
|
/* agpm */
|
|
|
|
pci_read_config_byte(agp_bridge->dev, INTEL_I845_AGPM, &temp2);
|
|
|
|
pci_write_config_byte(agp_bridge->dev, INTEL_I845_AGPM, temp2 | (1 << 1));
|
|
|
|
/* clear any possible error conditions */
|
|
|
|
pci_write_config_word(agp_bridge->dev, INTEL_I845_ERRSTS, 0x001c);
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int intel_850_configure(void)
|
|
|
|
{
|
|
|
|
u32 temp;
|
|
|
|
u16 temp2;
|
|
|
|
struct aper_size_info_8 *current_size;
|
|
|
|
|
|
|
|
current_size = A_SIZE_8(agp_bridge->current_size);
|
|
|
|
|
|
|
|
/* aperture size */
|
|
|
|
pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
|
|
|
|
|
|
|
|
/* address to map to */
|
|
|
|
pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
|
|
|
|
agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
|
|
|
|
|
|
|
|
/* attbase - aperture base */
|
|
|
|
pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
|
|
|
|
|
|
|
|
/* agpctrl */
|
|
|
|
pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
|
|
|
|
|
|
|
|
/* mcgcfg */
|
|
|
|
pci_read_config_word(agp_bridge->dev, INTEL_I850_MCHCFG, &temp2);
|
|
|
|
pci_write_config_word(agp_bridge->dev, INTEL_I850_MCHCFG, temp2 | (1 << 9));
|
|
|
|
/* clear any possible AGP-related error conditions */
|
|
|
|
pci_write_config_word(agp_bridge->dev, INTEL_I850_ERRSTS, 0x001c);
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int intel_860_configure(void)
|
|
|
|
{
|
|
|
|
u32 temp;
|
|
|
|
u16 temp2;
|
|
|
|
struct aper_size_info_8 *current_size;
|
|
|
|
|
|
|
|
current_size = A_SIZE_8(agp_bridge->current_size);
|
|
|
|
|
|
|
|
/* aperture size */
|
|
|
|
pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
|
|
|
|
|
|
|
|
/* address to map to */
|
|
|
|
pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
|
|
|
|
agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
|
|
|
|
|
|
|
|
/* attbase - aperture base */
|
|
|
|
pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
|
|
|
|
|
|
|
|
/* agpctrl */
|
|
|
|
pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
|
|
|
|
|
|
|
|
/* mcgcfg */
|
|
|
|
pci_read_config_word(agp_bridge->dev, INTEL_I860_MCHCFG, &temp2);
|
|
|
|
pci_write_config_word(agp_bridge->dev, INTEL_I860_MCHCFG, temp2 | (1 << 9));
|
|
|
|
/* clear any possible AGP-related error conditions */
|
|
|
|
pci_write_config_word(agp_bridge->dev, INTEL_I860_ERRSTS, 0xf700);
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int intel_830mp_configure(void)
|
|
|
|
{
|
|
|
|
u32 temp;
|
|
|
|
u16 temp2;
|
|
|
|
struct aper_size_info_8 *current_size;
|
|
|
|
|
|
|
|
current_size = A_SIZE_8(agp_bridge->current_size);
|
|
|
|
|
|
|
|
/* aperture size */
|
|
|
|
pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
|
|
|
|
|
|
|
|
/* address to map to */
|
|
|
|
pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
|
|
|
|
agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
|
|
|
|
|
|
|
|
/* attbase - aperture base */
|
|
|
|
pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
|
|
|
|
|
|
|
|
/* agpctrl */
|
|
|
|
pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
|
|
|
|
|
|
|
|
/* gmch */
|
|
|
|
pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp2);
|
|
|
|
pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp2 | (1 << 9));
|
|
|
|
/* clear any possible AGP-related error conditions */
|
|
|
|
pci_write_config_word(agp_bridge->dev, INTEL_I830_ERRSTS, 0x1c);
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int intel_7505_configure(void)
|
|
|
|
{
|
|
|
|
u32 temp;
|
|
|
|
u16 temp2;
|
|
|
|
struct aper_size_info_8 *current_size;
|
|
|
|
|
|
|
|
current_size = A_SIZE_8(agp_bridge->current_size);
|
|
|
|
|
|
|
|
/* aperture size */
|
|
|
|
pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
|
|
|
|
|
|
|
|
/* address to map to */
|
|
|
|
pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
|
|
|
|
agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
|
|
|
|
|
|
|
|
/* attbase - aperture base */
|
|
|
|
pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
|
|
|
|
|
|
|
|
/* agpctrl */
|
|
|
|
pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
|
|
|
|
|
|
|
|
/* mchcfg */
|
|
|
|
pci_read_config_word(agp_bridge->dev, INTEL_I7505_MCHCFG, &temp2);
|
|
|
|
pci_write_config_word(agp_bridge->dev, INTEL_I7505_MCHCFG, temp2 | (1 << 9));
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Setup function */
|
2007-02-22 16:41:28 -07:00
|
|
|
static const struct gatt_mask intel_generic_masks[] =
|
2005-04-16 15:20:36 -07:00
|
|
|
{
|
|
|
|
{.mask = 0x00000017, .type = 0}
|
|
|
|
};
|
|
|
|
|
2007-02-22 16:41:28 -07:00
|
|
|
static const struct aper_size_info_8 intel_815_sizes[2] =
|
2005-04-16 15:20:36 -07:00
|
|
|
{
|
|
|
|
{64, 16384, 4, 0},
|
|
|
|
{32, 8192, 3, 8},
|
|
|
|
};
|
|
|
|
|
2007-02-22 16:41:28 -07:00
|
|
|
static const struct aper_size_info_8 intel_8xx_sizes[7] =
|
2005-04-16 15:20:36 -07:00
|
|
|
{
|
|
|
|
{256, 65536, 6, 0},
|
|
|
|
{128, 32768, 5, 32},
|
|
|
|
{64, 16384, 4, 48},
|
|
|
|
{32, 8192, 3, 56},
|
|
|
|
{16, 4096, 2, 60},
|
|
|
|
{8, 2048, 1, 62},
|
|
|
|
{4, 1024, 0, 63}
|
|
|
|
};
|
|
|
|
|
2007-02-22 16:41:28 -07:00
|
|
|
static const struct aper_size_info_16 intel_generic_sizes[7] =
|
2005-04-16 15:20:36 -07:00
|
|
|
{
|
|
|
|
{256, 65536, 6, 0},
|
|
|
|
{128, 32768, 5, 32},
|
|
|
|
{64, 16384, 4, 48},
|
|
|
|
{32, 8192, 3, 56},
|
|
|
|
{16, 4096, 2, 60},
|
|
|
|
{8, 2048, 1, 62},
|
|
|
|
{4, 1024, 0, 63}
|
|
|
|
};
|
|
|
|
|
2007-02-22 16:41:28 -07:00
|
|
|
static const struct aper_size_info_8 intel_830mp_sizes[4] =
|
2005-04-16 15:20:36 -07:00
|
|
|
{
|
|
|
|
{256, 65536, 6, 0},
|
|
|
|
{128, 32768, 5, 32},
|
|
|
|
{64, 16384, 4, 48},
|
|
|
|
{32, 8192, 3, 56}
|
|
|
|
};
|
|
|
|
|
2007-02-22 16:41:28 -07:00
|
|
|
static const struct agp_bridge_driver intel_generic_driver = {
|
2005-04-16 15:20:36 -07:00
|
|
|
.owner = THIS_MODULE,
|
|
|
|
.aperture_sizes = intel_generic_sizes,
|
|
|
|
.size_type = U16_APER_SIZE,
|
|
|
|
.num_aperture_sizes = 7,
|
2010-04-20 08:43:34 -07:00
|
|
|
.needs_scratch_page = true,
|
2005-04-16 15:20:36 -07:00
|
|
|
.configure = intel_configure,
|
|
|
|
.fetch_size = intel_fetch_size,
|
|
|
|
.cleanup = intel_cleanup,
|
|
|
|
.tlb_flush = intel_tlbflush,
|
|
|
|
.mask_memory = agp_generic_mask_memory,
|
|
|
|
.masks = intel_generic_masks,
|
|
|
|
.agp_enable = agp_generic_enable,
|
|
|
|
.cache_flush = global_cache_flush,
|
|
|
|
.create_gatt_table = agp_generic_create_gatt_table,
|
|
|
|
.free_gatt_table = agp_generic_free_gatt_table,
|
|
|
|
.insert_memory = agp_generic_insert_memory,
|
|
|
|
.remove_memory = agp_generic_remove_memory,
|
|
|
|
.alloc_by_type = agp_generic_alloc_by_type,
|
|
|
|
.free_by_type = agp_generic_free_by_type,
|
|
|
|
.agp_alloc_page = agp_generic_alloc_page,
|
2008-08-20 19:46:11 -07:00
|
|
|
.agp_alloc_pages = agp_generic_alloc_pages,
|
2005-04-16 15:20:36 -07:00
|
|
|
.agp_destroy_page = agp_generic_destroy_page,
|
2008-08-20 19:46:17 -07:00
|
|
|
.agp_destroy_pages = agp_generic_destroy_pages,
|
2007-01-23 02:33:43 -07:00
|
|
|
.agp_type_to_mask_type = agp_generic_type_to_mask_type,
|
2005-04-16 15:20:36 -07:00
|
|
|
};
|
|
|
|
|
2007-02-22 16:41:28 -07:00
|
|
|
static const struct agp_bridge_driver intel_815_driver = {
|
2005-04-16 15:20:36 -07:00
|
|
|
.owner = THIS_MODULE,
|
|
|
|
.aperture_sizes = intel_815_sizes,
|
|
|
|
.size_type = U8_APER_SIZE,
|
|
|
|
.num_aperture_sizes = 2,
|
2010-04-20 08:43:34 -07:00
|
|
|
.needs_scratch_page = true,
|
2005-04-16 15:20:36 -07:00
|
|
|
.configure = intel_815_configure,
|
|
|
|
.fetch_size = intel_815_fetch_size,
|
|
|
|
.cleanup = intel_8xx_cleanup,
|
|
|
|
.tlb_flush = intel_8xx_tlbflush,
|
|
|
|
.mask_memory = agp_generic_mask_memory,
|
|
|
|
.masks = intel_generic_masks,
|
|
|
|
.agp_enable = agp_generic_enable,
|
|
|
|
.cache_flush = global_cache_flush,
|
|
|
|
.create_gatt_table = agp_generic_create_gatt_table,
|
|
|
|
.free_gatt_table = agp_generic_free_gatt_table,
|
|
|
|
.insert_memory = agp_generic_insert_memory,
|
|
|
|
.remove_memory = agp_generic_remove_memory,
|
|
|
|
.alloc_by_type = agp_generic_alloc_by_type,
|
|
|
|
.free_by_type = agp_generic_free_by_type,
|
|
|
|
.agp_alloc_page = agp_generic_alloc_page,
|
2008-08-20 19:46:11 -07:00
|
|
|
.agp_alloc_pages = agp_generic_alloc_pages,
|
2005-04-16 15:20:36 -07:00
|
|
|
.agp_destroy_page = agp_generic_destroy_page,
|
2008-08-20 19:46:17 -07:00
|
|
|
.agp_destroy_pages = agp_generic_destroy_pages,
|
2008-06-18 21:27:53 -07:00
|
|
|
.agp_type_to_mask_type = agp_generic_type_to_mask_type,
|
2005-04-16 15:20:36 -07:00
|
|
|
};
|
|
|
|
|
2007-02-22 16:41:28 -07:00
|
|
|
static const struct agp_bridge_driver intel_820_driver = {
|
2005-04-16 15:20:36 -07:00
|
|
|
.owner = THIS_MODULE,
|
|
|
|
.aperture_sizes = intel_8xx_sizes,
|
|
|
|
.size_type = U8_APER_SIZE,
|
|
|
|
.num_aperture_sizes = 7,
|
2010-04-20 08:43:34 -07:00
|
|
|
.needs_scratch_page = true,
|
2005-04-16 15:20:36 -07:00
|
|
|
.configure = intel_820_configure,
|
|
|
|
.fetch_size = intel_8xx_fetch_size,
|
|
|
|
.cleanup = intel_820_cleanup,
|
|
|
|
.tlb_flush = intel_820_tlbflush,
|
|
|
|
.mask_memory = agp_generic_mask_memory,
|
|
|
|
.masks = intel_generic_masks,
|
|
|
|
.agp_enable = agp_generic_enable,
|
|
|
|
.cache_flush = global_cache_flush,
|
|
|
|
.create_gatt_table = agp_generic_create_gatt_table,
|
|
|
|
.free_gatt_table = agp_generic_free_gatt_table,
|
|
|
|
.insert_memory = agp_generic_insert_memory,
|
|
|
|
.remove_memory = agp_generic_remove_memory,
|
|
|
|
.alloc_by_type = agp_generic_alloc_by_type,
|
|
|
|
.free_by_type = agp_generic_free_by_type,
|
|
|
|
.agp_alloc_page = agp_generic_alloc_page,
|
2008-08-20 19:46:11 -07:00
|
|
|
.agp_alloc_pages = agp_generic_alloc_pages,
|
2005-04-16 15:20:36 -07:00
|
|
|
.agp_destroy_page = agp_generic_destroy_page,
|
2008-08-20 19:46:17 -07:00
|
|
|
.agp_destroy_pages = agp_generic_destroy_pages,
|
2007-01-23 02:33:43 -07:00
|
|
|
.agp_type_to_mask_type = agp_generic_type_to_mask_type,
|
2005-04-16 15:20:36 -07:00
|
|
|
};
|
|
|
|
|
2007-02-22 16:41:28 -07:00
|
|
|
static const struct agp_bridge_driver intel_830mp_driver = {
|
2005-04-16 15:20:36 -07:00
|
|
|
.owner = THIS_MODULE,
|
|
|
|
.aperture_sizes = intel_830mp_sizes,
|
|
|
|
.size_type = U8_APER_SIZE,
|
|
|
|
.num_aperture_sizes = 4,
|
2010-04-20 08:43:34 -07:00
|
|
|
.needs_scratch_page = true,
|
2005-04-16 15:20:36 -07:00
|
|
|
.configure = intel_830mp_configure,
|
|
|
|
.fetch_size = intel_8xx_fetch_size,
|
|
|
|
.cleanup = intel_8xx_cleanup,
|
|
|
|
.tlb_flush = intel_8xx_tlbflush,
|
|
|
|
.mask_memory = agp_generic_mask_memory,
|
|
|
|
.masks = intel_generic_masks,
|
|
|
|
.agp_enable = agp_generic_enable,
|
|
|
|
.cache_flush = global_cache_flush,
|
|
|
|
.create_gatt_table = agp_generic_create_gatt_table,
|
|
|
|
.free_gatt_table = agp_generic_free_gatt_table,
|
|
|
|
.insert_memory = agp_generic_insert_memory,
|
|
|
|
.remove_memory = agp_generic_remove_memory,
|
|
|
|
.alloc_by_type = agp_generic_alloc_by_type,
|
|
|
|
.free_by_type = agp_generic_free_by_type,
|
|
|
|
.agp_alloc_page = agp_generic_alloc_page,
|
2008-08-20 19:46:11 -07:00
|
|
|
.agp_alloc_pages = agp_generic_alloc_pages,
|
2005-04-16 15:20:36 -07:00
|
|
|
.agp_destroy_page = agp_generic_destroy_page,
|
2008-08-20 19:46:17 -07:00
|
|
|
.agp_destroy_pages = agp_generic_destroy_pages,
|
2007-01-23 02:33:43 -07:00
|
|
|
.agp_type_to_mask_type = agp_generic_type_to_mask_type,
|
2005-04-16 15:20:36 -07:00
|
|
|
};
|
|
|
|
|
2007-02-22 16:41:28 -07:00
|
|
|
static const struct agp_bridge_driver intel_840_driver = {
|
2005-04-16 15:20:36 -07:00
|
|
|
.owner = THIS_MODULE,
|
|
|
|
.aperture_sizes = intel_8xx_sizes,
|
|
|
|
.size_type = U8_APER_SIZE,
|
|
|
|
.num_aperture_sizes = 7,
|
2010-04-20 08:43:34 -07:00
|
|
|
.needs_scratch_page = true,
|
2005-04-16 15:20:36 -07:00
|
|
|
.configure = intel_840_configure,
|
|
|
|
.fetch_size = intel_8xx_fetch_size,
|
|
|
|
.cleanup = intel_8xx_cleanup,
|
|
|
|
.tlb_flush = intel_8xx_tlbflush,
|
|
|
|
.mask_memory = agp_generic_mask_memory,
|
|
|
|
.masks = intel_generic_masks,
|
|
|
|
.agp_enable = agp_generic_enable,
|
|
|
|
.cache_flush = global_cache_flush,
|
|
|
|
.create_gatt_table = agp_generic_create_gatt_table,
|
|
|
|
.free_gatt_table = agp_generic_free_gatt_table,
|
|
|
|
.insert_memory = agp_generic_insert_memory,
|
|
|
|
.remove_memory = agp_generic_remove_memory,
|
|
|
|
.alloc_by_type = agp_generic_alloc_by_type,
|
|
|
|
.free_by_type = agp_generic_free_by_type,
|
|
|
|
.agp_alloc_page = agp_generic_alloc_page,
|
2008-08-20 19:46:11 -07:00
|
|
|
.agp_alloc_pages = agp_generic_alloc_pages,
|
2005-04-16 15:20:36 -07:00
|
|
|
.agp_destroy_page = agp_generic_destroy_page,
|
2008-08-20 19:46:17 -07:00
|
|
|
.agp_destroy_pages = agp_generic_destroy_pages,
|
2007-01-23 02:33:43 -07:00
|
|
|
.agp_type_to_mask_type = agp_generic_type_to_mask_type,
|
2005-04-16 15:20:36 -07:00
|
|
|
};
|
|
|
|
|
2007-02-22 16:41:28 -07:00
|
|
|
static const struct agp_bridge_driver intel_845_driver = {
|
2005-04-16 15:20:36 -07:00
|
|
|
.owner = THIS_MODULE,
|
|
|
|
.aperture_sizes = intel_8xx_sizes,
|
|
|
|
.size_type = U8_APER_SIZE,
|
|
|
|
.num_aperture_sizes = 7,
|
2010-04-20 08:43:34 -07:00
|
|
|
.needs_scratch_page = true,
|
2005-04-16 15:20:36 -07:00
|
|
|
.configure = intel_845_configure,
|
|
|
|
.fetch_size = intel_8xx_fetch_size,
|
|
|
|
.cleanup = intel_8xx_cleanup,
|
|
|
|
.tlb_flush = intel_8xx_tlbflush,
|
|
|
|
.mask_memory = agp_generic_mask_memory,
|
|
|
|
.masks = intel_generic_masks,
|
|
|
|
.agp_enable = agp_generic_enable,
|
|
|
|
.cache_flush = global_cache_flush,
|
|
|
|
.create_gatt_table = agp_generic_create_gatt_table,
|
|
|
|
.free_gatt_table = agp_generic_free_gatt_table,
|
|
|
|
.insert_memory = agp_generic_insert_memory,
|
|
|
|
.remove_memory = agp_generic_remove_memory,
|
|
|
|
.alloc_by_type = agp_generic_alloc_by_type,
|
|
|
|
.free_by_type = agp_generic_free_by_type,
|
|
|
|
.agp_alloc_page = agp_generic_alloc_page,
|
2008-08-20 19:46:11 -07:00
|
|
|
.agp_alloc_pages = agp_generic_alloc_pages,
|
2005-04-16 15:20:36 -07:00
|
|
|
.agp_destroy_page = agp_generic_destroy_page,
|
2008-08-20 19:46:17 -07:00
|
|
|
.agp_destroy_pages = agp_generic_destroy_pages,
|
2007-01-23 02:33:43 -07:00
|
|
|
.agp_type_to_mask_type = agp_generic_type_to_mask_type,
|
2005-04-16 15:20:36 -07:00
|
|
|
};
|
|
|
|
|
2007-02-22 16:41:28 -07:00
|
|
|
static const struct agp_bridge_driver intel_850_driver = {
|
2005-04-16 15:20:36 -07:00
|
|
|
.owner = THIS_MODULE,
|
|
|
|
.aperture_sizes = intel_8xx_sizes,
|
|
|
|
.size_type = U8_APER_SIZE,
|
|
|
|
.num_aperture_sizes = 7,
|
2010-04-20 08:43:34 -07:00
|
|
|
.needs_scratch_page = true,
|
2005-04-16 15:20:36 -07:00
|
|
|
.configure = intel_850_configure,
|
|
|
|
.fetch_size = intel_8xx_fetch_size,
|
|
|
|
.cleanup = intel_8xx_cleanup,
|
|
|
|
.tlb_flush = intel_8xx_tlbflush,
|
|
|
|
.mask_memory = agp_generic_mask_memory,
|
|
|
|
.masks = intel_generic_masks,
|
|
|
|
.agp_enable = agp_generic_enable,
|
|
|
|
.cache_flush = global_cache_flush,
|
|
|
|
.create_gatt_table = agp_generic_create_gatt_table,
|
|
|
|
.free_gatt_table = agp_generic_free_gatt_table,
|
|
|
|
.insert_memory = agp_generic_insert_memory,
|
|
|
|
.remove_memory = agp_generic_remove_memory,
|
|
|
|
.alloc_by_type = agp_generic_alloc_by_type,
|
|
|
|
.free_by_type = agp_generic_free_by_type,
|
|
|
|
.agp_alloc_page = agp_generic_alloc_page,
|
2008-08-20 19:46:11 -07:00
|
|
|
.agp_alloc_pages = agp_generic_alloc_pages,
|
2005-04-16 15:20:36 -07:00
|
|
|
.agp_destroy_page = agp_generic_destroy_page,
|
2008-08-20 19:46:17 -07:00
|
|
|
.agp_destroy_pages = agp_generic_destroy_pages,
|
2007-01-23 02:33:43 -07:00
|
|
|
.agp_type_to_mask_type = agp_generic_type_to_mask_type,
|
2005-04-16 15:20:36 -07:00
|
|
|
};
|
|
|
|
|
2007-02-22 16:41:28 -07:00
|
|
|
static const struct agp_bridge_driver intel_860_driver = {
|
2005-04-16 15:20:36 -07:00
|
|
|
.owner = THIS_MODULE,
|
|
|
|
.aperture_sizes = intel_8xx_sizes,
|
|
|
|
.size_type = U8_APER_SIZE,
|
|
|
|
.num_aperture_sizes = 7,
|
2010-04-20 08:43:34 -07:00
|
|
|
.needs_scratch_page = true,
|
2005-04-16 15:20:36 -07:00
|
|
|
.configure = intel_860_configure,
|
|
|
|
.fetch_size = intel_8xx_fetch_size,
|
|
|
|
.cleanup = intel_8xx_cleanup,
|
|
|
|
.tlb_flush = intel_8xx_tlbflush,
|
|
|
|
.mask_memory = agp_generic_mask_memory,
|
|
|
|
.masks = intel_generic_masks,
|
|
|
|
.agp_enable = agp_generic_enable,
|
|
|
|
.cache_flush = global_cache_flush,
|
|
|
|
.create_gatt_table = agp_generic_create_gatt_table,
|
|
|
|
.free_gatt_table = agp_generic_free_gatt_table,
|
|
|
|
.insert_memory = agp_generic_insert_memory,
|
|
|
|
.remove_memory = agp_generic_remove_memory,
|
|
|
|
.alloc_by_type = agp_generic_alloc_by_type,
|
|
|
|
.free_by_type = agp_generic_free_by_type,
|
|
|
|
.agp_alloc_page = agp_generic_alloc_page,
|
2008-08-20 19:46:11 -07:00
|
|
|
.agp_alloc_pages = agp_generic_alloc_pages,
|
2005-04-16 15:20:36 -07:00
|
|
|
.agp_destroy_page = agp_generic_destroy_page,
|
2008-08-20 19:46:17 -07:00
|
|
|
.agp_destroy_pages = agp_generic_destroy_pages,
|
2007-01-23 02:33:43 -07:00
|
|
|
.agp_type_to_mask_type = agp_generic_type_to_mask_type,
|
2005-04-16 15:20:36 -07:00
|
|
|
};
|
|
|
|
|
2007-02-22 16:41:28 -07:00
|
|
|
static const struct agp_bridge_driver intel_7505_driver = {
|
2005-04-16 15:20:36 -07:00
|
|
|
.owner = THIS_MODULE,
|
|
|
|
.aperture_sizes = intel_8xx_sizes,
|
|
|
|
.size_type = U8_APER_SIZE,
|
|
|
|
.num_aperture_sizes = 7,
|
2010-04-20 08:43:34 -07:00
|
|
|
.needs_scratch_page = true,
|
2005-04-16 15:20:36 -07:00
|
|
|
.configure = intel_7505_configure,
|
|
|
|
.fetch_size = intel_8xx_fetch_size,
|
|
|
|
.cleanup = intel_8xx_cleanup,
|
|
|
|
.tlb_flush = intel_8xx_tlbflush,
|
|
|
|
.mask_memory = agp_generic_mask_memory,
|
|
|
|
.masks = intel_generic_masks,
|
|
|
|
.agp_enable = agp_generic_enable,
|
|
|
|
.cache_flush = global_cache_flush,
|
|
|
|
.create_gatt_table = agp_generic_create_gatt_table,
|
|
|
|
.free_gatt_table = agp_generic_free_gatt_table,
|
|
|
|
.insert_memory = agp_generic_insert_memory,
|
|
|
|
.remove_memory = agp_generic_remove_memory,
|
|
|
|
.alloc_by_type = agp_generic_alloc_by_type,
|
|
|
|
.free_by_type = agp_generic_free_by_type,
|
|
|
|
.agp_alloc_page = agp_generic_alloc_page,
|
2008-08-20 19:46:11 -07:00
|
|
|
.agp_alloc_pages = agp_generic_alloc_pages,
|
2005-04-16 15:20:36 -07:00
|
|
|
.agp_destroy_page = agp_generic_destroy_page,
|
2008-08-20 19:46:17 -07:00
|
|
|
.agp_destroy_pages = agp_generic_destroy_pages,
|
2007-01-23 02:33:43 -07:00
|
|
|
.agp_type_to_mask_type = agp_generic_type_to_mask_type,
|
2005-04-16 15:20:36 -07:00
|
|
|
};
|
|
|
|
|
2007-05-29 18:45:58 -07:00
|
|
|
static int find_gmch(u16 device)
|
2005-04-16 15:20:36 -07:00
|
|
|
{
|
2007-05-29 18:45:58 -07:00
|
|
|
struct pci_dev *gmch_device;
|
2005-04-16 15:20:36 -07:00
|
|
|
|
2007-05-29 18:45:58 -07:00
|
|
|
gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL, device, NULL);
|
|
|
|
if (gmch_device && PCI_FUNC(gmch_device->devfn) != 0) {
|
|
|
|
gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL,
|
2008-01-24 18:23:04 -07:00
|
|
|
device, gmch_device);
|
2005-04-16 15:20:36 -07:00
|
|
|
}
|
|
|
|
|
2007-05-29 18:45:58 -07:00
|
|
|
if (!gmch_device)
|
2005-04-16 15:20:36 -07:00
|
|
|
return 0;
|
|
|
|
|
2007-05-29 18:45:58 -07:00
|
|
|
intel_private.pcidev = gmch_device;
|
2005-04-16 15:20:36 -07:00
|
|
|
return 1;
|
|
|
|
}
|
|
|
|
|
2007-05-29 18:45:58 -07:00
|
|
|
/* Table to describe Intel GMCH and AGP/PCIE GART drivers. At least one of
|
|
|
|
* driver and gmch_driver must be non-null, and find_gmch will determine
|
|
|
|
* which one should be used if a gmch_chip_id is present.
|
|
|
|
*/
|
|
|
|
static const struct intel_driver_description {
|
|
|
|
unsigned int chip_id;
|
|
|
|
unsigned int gmch_chip_id;
|
|
|
|
char *name;
|
|
|
|
const struct agp_bridge_driver *driver;
|
|
|
|
const struct agp_bridge_driver *gmch_driver;
|
|
|
|
} intel_agp_chipsets[] = {
|
2010-04-13 15:29:54 -07:00
|
|
|
{ PCI_DEVICE_ID_INTEL_82443LX_0, 0, "440LX", &intel_generic_driver, NULL },
|
|
|
|
{ PCI_DEVICE_ID_INTEL_82443BX_0, 0, "440BX", &intel_generic_driver, NULL },
|
|
|
|
{ PCI_DEVICE_ID_INTEL_82443GX_0, 0, "440GX", &intel_generic_driver, NULL },
|
|
|
|
{ PCI_DEVICE_ID_INTEL_82810_MC1, PCI_DEVICE_ID_INTEL_82810_IG1, "i810",
|
2007-05-29 18:45:58 -07:00
|
|
|
NULL, &intel_810_driver },
|
2010-04-13 15:29:54 -07:00
|
|
|
{ PCI_DEVICE_ID_INTEL_82810_MC3, PCI_DEVICE_ID_INTEL_82810_IG3, "i810",
|
2007-05-29 18:45:58 -07:00
|
|
|
NULL, &intel_810_driver },
|
2010-04-13 15:29:54 -07:00
|
|
|
{ PCI_DEVICE_ID_INTEL_82810E_MC, PCI_DEVICE_ID_INTEL_82810E_IG, "i810",
|
2007-05-29 18:45:58 -07:00
|
|
|
NULL, &intel_810_driver },
|
2010-04-13 15:29:54 -07:00
|
|
|
{ PCI_DEVICE_ID_INTEL_82815_MC, PCI_DEVICE_ID_INTEL_82815_CGC, "i815",
|
2007-06-13 19:01:04 -07:00
|
|
|
&intel_815_driver, &intel_810_driver },
|
2010-04-13 15:29:54 -07:00
|
|
|
{ PCI_DEVICE_ID_INTEL_82820_HB, 0, "i820", &intel_820_driver, NULL },
|
|
|
|
{ PCI_DEVICE_ID_INTEL_82820_UP_HB, 0, "i820", &intel_820_driver, NULL },
|
|
|
|
{ PCI_DEVICE_ID_INTEL_82830_HB, PCI_DEVICE_ID_INTEL_82830_CGC, "830M",
|
2007-05-29 18:45:58 -07:00
|
|
|
&intel_830mp_driver, &intel_830_driver },
|
2010-04-13 15:29:54 -07:00
|
|
|
{ PCI_DEVICE_ID_INTEL_82840_HB, 0, "i840", &intel_840_driver, NULL },
|
|
|
|
{ PCI_DEVICE_ID_INTEL_82845_HB, 0, "845G", &intel_845_driver, NULL },
|
|
|
|
{ PCI_DEVICE_ID_INTEL_82845G_HB, PCI_DEVICE_ID_INTEL_82845G_IG, "830M",
|
2007-05-29 18:45:58 -07:00
|
|
|
&intel_845_driver, &intel_830_driver },
|
2010-04-13 15:29:54 -07:00
|
|
|
{ PCI_DEVICE_ID_INTEL_82850_HB, 0, "i850", &intel_850_driver, NULL },
|
|
|
|
{ PCI_DEVICE_ID_INTEL_82854_HB, PCI_DEVICE_ID_INTEL_82854_IG, "854",
|
2009-04-13 14:40:10 -07:00
|
|
|
&intel_845_driver, &intel_830_driver },
|
2010-04-13 15:29:54 -07:00
|
|
|
{ PCI_DEVICE_ID_INTEL_82855PM_HB, 0, "855PM", &intel_845_driver, NULL },
|
|
|
|
{ PCI_DEVICE_ID_INTEL_82855GM_HB, PCI_DEVICE_ID_INTEL_82855GM_IG, "855GM",
|
2007-05-29 18:45:58 -07:00
|
|
|
&intel_845_driver, &intel_830_driver },
|
2010-04-13 15:29:54 -07:00
|
|
|
{ PCI_DEVICE_ID_INTEL_82860_HB, 0, "i860", &intel_860_driver, NULL },
|
|
|
|
{ PCI_DEVICE_ID_INTEL_82865_HB, PCI_DEVICE_ID_INTEL_82865_IG, "865",
|
2007-05-29 18:45:58 -07:00
|
|
|
&intel_845_driver, &intel_830_driver },
|
2010-04-13 15:29:54 -07:00
|
|
|
{ PCI_DEVICE_ID_INTEL_82875_HB, 0, "i875", &intel_845_driver, NULL },
|
|
|
|
{ PCI_DEVICE_ID_INTEL_E7221_HB, PCI_DEVICE_ID_INTEL_E7221_IG, "E7221 (i915)",
|
2008-01-23 17:34:09 -07:00
|
|
|
NULL, &intel_915_driver },
|
2010-04-13 15:29:54 -07:00
|
|
|
{ PCI_DEVICE_ID_INTEL_82915G_HB, PCI_DEVICE_ID_INTEL_82915G_IG, "915G",
|
2007-06-20 22:43:18 -07:00
|
|
|
NULL, &intel_915_driver },
|
2010-04-13 15:29:54 -07:00
|
|
|
{ PCI_DEVICE_ID_INTEL_82915GM_HB, PCI_DEVICE_ID_INTEL_82915GM_IG, "915GM",
|
2007-06-20 22:43:18 -07:00
|
|
|
NULL, &intel_915_driver },
|
2010-04-13 15:29:54 -07:00
|
|
|
{ PCI_DEVICE_ID_INTEL_82945G_HB, PCI_DEVICE_ID_INTEL_82945G_IG, "945G",
|
2007-06-20 22:43:18 -07:00
|
|
|
NULL, &intel_915_driver },
|
2010-04-13 15:29:54 -07:00
|
|
|
{ PCI_DEVICE_ID_INTEL_82945GM_HB, PCI_DEVICE_ID_INTEL_82945GM_IG, "945GM",
|
2007-06-20 22:43:18 -07:00
|
|
|
NULL, &intel_915_driver },
|
2010-04-13 15:29:54 -07:00
|
|
|
{ PCI_DEVICE_ID_INTEL_82945GME_HB, PCI_DEVICE_ID_INTEL_82945GME_IG, "945GME",
|
2007-06-20 22:43:18 -07:00
|
|
|
NULL, &intel_915_driver },
|
2010-04-13 15:29:54 -07:00
|
|
|
{ PCI_DEVICE_ID_INTEL_82946GZ_HB, PCI_DEVICE_ID_INTEL_82946GZ_IG, "946GZ",
|
2007-06-20 22:43:18 -07:00
|
|
|
NULL, &intel_i965_driver },
|
2010-04-13 15:29:54 -07:00
|
|
|
{ PCI_DEVICE_ID_INTEL_82G35_HB, PCI_DEVICE_ID_INTEL_82G35_IG, "G35",
|
2007-06-20 22:43:18 -07:00
|
|
|
NULL, &intel_i965_driver },
|
2010-04-13 15:29:54 -07:00
|
|
|
{ PCI_DEVICE_ID_INTEL_82965Q_HB, PCI_DEVICE_ID_INTEL_82965Q_IG, "965Q",
|
2007-06-20 22:43:18 -07:00
|
|
|
NULL, &intel_i965_driver },
|
2010-04-13 15:29:54 -07:00
|
|
|
{ PCI_DEVICE_ID_INTEL_82965G_HB, PCI_DEVICE_ID_INTEL_82965G_IG, "965G",
|
2007-06-20 22:43:18 -07:00
|
|
|
NULL, &intel_i965_driver },
|
2010-04-13 15:29:54 -07:00
|
|
|
{ PCI_DEVICE_ID_INTEL_82965GM_HB, PCI_DEVICE_ID_INTEL_82965GM_IG, "965GM",
|
2007-06-20 22:43:18 -07:00
|
|
|
NULL, &intel_i965_driver },
|
2010-04-13 15:29:54 -07:00
|
|
|
{ PCI_DEVICE_ID_INTEL_82965GME_HB, PCI_DEVICE_ID_INTEL_82965GME_IG, "965GME/GLE",
|
2007-06-20 22:43:18 -07:00
|
|
|
NULL, &intel_i965_driver },
|
2010-04-13 15:29:54 -07:00
|
|
|
{ PCI_DEVICE_ID_INTEL_7505_0, 0, "E7505", &intel_7505_driver, NULL },
|
|
|
|
{ PCI_DEVICE_ID_INTEL_7205_0, 0, "E7205", &intel_7505_driver, NULL },
|
|
|
|
{ PCI_DEVICE_ID_INTEL_G33_HB, PCI_DEVICE_ID_INTEL_G33_IG, "G33",
|
2007-06-20 22:43:18 -07:00
|
|
|
NULL, &intel_g33_driver },
|
2010-04-13 15:29:54 -07:00
|
|
|
{ PCI_DEVICE_ID_INTEL_Q35_HB, PCI_DEVICE_ID_INTEL_Q35_IG, "Q35",
|
2007-06-20 22:43:18 -07:00
|
|
|
NULL, &intel_g33_driver },
|
2010-04-13 15:29:54 -07:00
|
|
|
{ PCI_DEVICE_ID_INTEL_Q33_HB, PCI_DEVICE_ID_INTEL_Q33_IG, "Q33",
|
2007-06-20 22:43:18 -07:00
|
|
|
NULL, &intel_g33_driver },
|
2010-04-13 15:29:54 -07:00
|
|
|
{ PCI_DEVICE_ID_INTEL_PINEVIEW_M_HB, PCI_DEVICE_ID_INTEL_PINEVIEW_M_IG, "GMA3150",
|
2009-02-23 00:19:16 -07:00
|
|
|
NULL, &intel_g33_driver },
|
2010-04-13 15:29:54 -07:00
|
|
|
{ PCI_DEVICE_ID_INTEL_PINEVIEW_HB, PCI_DEVICE_ID_INTEL_PINEVIEW_IG, "GMA3150",
|
2009-02-23 00:19:16 -07:00
|
|
|
NULL, &intel_g33_driver },
|
2010-04-13 15:29:54 -07:00
|
|
|
{ PCI_DEVICE_ID_INTEL_GM45_HB, PCI_DEVICE_ID_INTEL_GM45_IG,
|
2009-12-03 15:14:41 -07:00
|
|
|
"GM45", NULL, &intel_i965_driver },
|
2010-04-13 15:29:54 -07:00
|
|
|
{ PCI_DEVICE_ID_INTEL_EAGLELAKE_HB, PCI_DEVICE_ID_INTEL_EAGLELAKE_IG,
|
2009-12-03 15:14:41 -07:00
|
|
|
"Eaglelake", NULL, &intel_i965_driver },
|
2010-04-13 15:29:54 -07:00
|
|
|
{ PCI_DEVICE_ID_INTEL_Q45_HB, PCI_DEVICE_ID_INTEL_Q45_IG,
|
2008-06-18 21:17:58 -07:00
|
|
|
"Q45/Q43", NULL, &intel_i965_driver },
|
2010-04-13 15:29:54 -07:00
|
|
|
{ PCI_DEVICE_ID_INTEL_G45_HB, PCI_DEVICE_ID_INTEL_G45_IG,
|
2008-06-18 21:17:58 -07:00
|
|
|
"G45/G43", NULL, &intel_i965_driver },
|
2010-04-13 15:29:54 -07:00
|
|
|
{ PCI_DEVICE_ID_INTEL_B43_HB, PCI_DEVICE_ID_INTEL_B43_IG,
|
2009-09-07 09:59:58 -07:00
|
|
|
"B43", NULL, &intel_i965_driver },
|
2010-04-13 15:29:54 -07:00
|
|
|
{ PCI_DEVICE_ID_INTEL_G41_HB, PCI_DEVICE_ID_INTEL_G41_IG,
|
2008-11-16 23:39:00 -07:00
|
|
|
"G41", NULL, &intel_i965_driver },
|
2010-04-13 15:29:54 -07:00
|
|
|
{ PCI_DEVICE_ID_INTEL_IRONLAKE_D_HB, PCI_DEVICE_ID_INTEL_IRONLAKE_D_IG,
|
2010-02-09 19:39:33 -07:00
|
|
|
"HD Graphics", NULL, &intel_i965_driver },
|
2010-04-13 15:29:54 -07:00
|
|
|
{ PCI_DEVICE_ID_INTEL_IRONLAKE_M_HB, PCI_DEVICE_ID_INTEL_IRONLAKE_M_IG,
|
2010-02-09 19:39:33 -07:00
|
|
|
"HD Graphics", NULL, &intel_i965_driver },
|
2010-04-13 15:29:54 -07:00
|
|
|
{ PCI_DEVICE_ID_INTEL_IRONLAKE_MA_HB, PCI_DEVICE_ID_INTEL_IRONLAKE_M_IG,
|
2010-02-09 19:39:33 -07:00
|
|
|
"HD Graphics", NULL, &intel_i965_driver },
|
2010-04-13 15:29:54 -07:00
|
|
|
{ PCI_DEVICE_ID_INTEL_IRONLAKE_MC2_HB, PCI_DEVICE_ID_INTEL_IRONLAKE_M_IG,
|
2010-02-09 19:39:33 -07:00
|
|
|
"HD Graphics", NULL, &intel_i965_driver },
|
2010-09-06 22:45:32 -07:00
|
|
|
{ PCI_DEVICE_ID_INTEL_SANDYBRIDGE_HB, PCI_DEVICE_ID_INTEL_SANDYBRIDGE_GT1_IG,
|
2010-07-09 10:40:58 -07:00
|
|
|
"Sandybridge", NULL, &intel_gen6_driver },
|
2010-09-06 22:45:32 -07:00
|
|
|
{ PCI_DEVICE_ID_INTEL_SANDYBRIDGE_HB, PCI_DEVICE_ID_INTEL_SANDYBRIDGE_GT2_IG,
|
2010-07-09 10:40:58 -07:00
|
|
|
"Sandybridge", NULL, &intel_gen6_driver },
|
2010-09-06 22:45:32 -07:00
|
|
|
{ PCI_DEVICE_ID_INTEL_SANDYBRIDGE_HB, PCI_DEVICE_ID_INTEL_SANDYBRIDGE_GT2_PLUS_IG,
|
|
|
|
"Sandybridge", NULL, &intel_gen6_driver },
|
|
|
|
{ PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_HB, PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_GT1_IG,
|
|
|
|
"Sandybridge", NULL, &intel_gen6_driver },
|
|
|
|
{ PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_HB, PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_GT2_IG,
|
|
|
|
"Sandybridge", NULL, &intel_gen6_driver },
|
|
|
|
{ PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_HB, PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_GT2_PLUS_IG,
|
|
|
|
"Sandybridge", NULL, &intel_gen6_driver },
|
|
|
|
{ PCI_DEVICE_ID_INTEL_SANDYBRIDGE_S_HB, PCI_DEVICE_ID_INTEL_SANDYBRIDGE_S_IG,
|
2010-08-18 18:46:16 -07:00
|
|
|
"Sandybridge", NULL, &intel_gen6_driver },
|
2010-04-13 15:29:54 -07:00
|
|
|
{ 0, 0, NULL, NULL, NULL }
|
2007-05-29 18:45:58 -07:00
|
|
|
};
|
|
|
|
|
2010-04-13 15:29:55 -07:00
|
|
|
static int __devinit intel_gmch_probe(struct pci_dev *pdev,
|
|
|
|
struct agp_bridge_data *bridge)
|
|
|
|
{
|
2010-08-18 18:46:13 -07:00
|
|
|
int i, mask;
|
|
|
|
|
2010-04-13 15:29:55 -07:00
|
|
|
bridge->driver = NULL;
|
|
|
|
|
|
|
|
for (i = 0; intel_agp_chipsets[i].name != NULL; i++) {
|
|
|
|
if ((intel_agp_chipsets[i].gmch_chip_id != 0) &&
|
|
|
|
find_gmch(intel_agp_chipsets[i].gmch_chip_id)) {
|
|
|
|
bridge->driver =
|
|
|
|
intel_agp_chipsets[i].gmch_driver;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
if (!bridge->driver)
|
|
|
|
return 0;
|
|
|
|
|
|
|
|
bridge->dev_private_data = &intel_private;
|
|
|
|
bridge->dev = pdev;
|
|
|
|
|
|
|
|
dev_info(&pdev->dev, "Intel %s Chipset\n", intel_agp_chipsets[i].name);
|
|
|
|
|
2010-08-18 18:46:13 -07:00
|
|
|
if (bridge->driver->mask_memory == intel_gen6_mask_memory)
|
|
|
|
mask = 40;
|
|
|
|
else if (bridge->driver->mask_memory == intel_i965_mask_memory)
|
|
|
|
mask = 36;
|
|
|
|
else
|
|
|
|
mask = 32;
|
|
|
|
|
|
|
|
if (pci_set_dma_mask(intel_private.pcidev, DMA_BIT_MASK(mask)))
|
|
|
|
dev_err(&intel_private.pcidev->dev,
|
|
|
|
"set gfx device dma mask %d-bit failed!\n", mask);
|
|
|
|
else
|
|
|
|
pci_set_consistent_dma_mask(intel_private.pcidev,
|
|
|
|
DMA_BIT_MASK(mask));
|
2010-04-13 15:29:55 -07:00
|
|
|
|
|
|
|
return 1;
|
|
|
|
}
|
|
|
|
|
2005-04-16 15:20:36 -07:00
|
|
|
static int __devinit agp_intel_probe(struct pci_dev *pdev,
|
|
|
|
const struct pci_device_id *ent)
|
|
|
|
{
|
|
|
|
struct agp_bridge_data *bridge;
|
|
|
|
u8 cap_ptr = 0;
|
|
|
|
struct resource *r;
|
2010-02-22 23:05:24 -07:00
|
|
|
int i, err;
|
2005-04-16 15:20:36 -07:00
|
|
|
|
|
|
|
cap_ptr = pci_find_capability(pdev, PCI_CAP_ID_AGP);
|
|
|
|
|
|
|
|
bridge = agp_alloc_bridge();
|
|
|
|
if (!bridge)
|
|
|
|
return -ENOMEM;
|
|
|
|
|
2010-04-13 15:29:55 -07:00
|
|
|
bridge->capndx = cap_ptr;
|
|
|
|
|
|
|
|
if (intel_gmch_probe(pdev, bridge))
|
|
|
|
goto found_gmch;
|
|
|
|
|
2007-05-29 18:45:58 -07:00
|
|
|
for (i = 0; intel_agp_chipsets[i].name != NULL; i++) {
|
|
|
|
/* In case that multiple models of gfx chip may
|
|
|
|
stand on same host bridge type, this can be
|
|
|
|
sure we detect the right IGD. */
|
2007-06-13 19:01:04 -07:00
|
|
|
if (pdev->device == intel_agp_chipsets[i].chip_id) {
|
2010-04-13 15:29:55 -07:00
|
|
|
bridge->driver = intel_agp_chipsets[i].driver;
|
|
|
|
break;
|
2007-06-13 19:01:04 -07:00
|
|
|
}
|
2007-05-29 18:45:58 -07:00
|
|
|
}
|
|
|
|
|
|
|
|
if (intel_agp_chipsets[i].name == NULL) {
|
2005-04-16 15:20:36 -07:00
|
|
|
if (cap_ptr)
|
2008-07-30 12:26:51 -07:00
|
|
|
dev_warn(&pdev->dev, "unsupported Intel chipset [%04x/%04x]\n",
|
|
|
|
pdev->vendor, pdev->device);
|
2007-05-29 18:45:58 -07:00
|
|
|
agp_put_bridge(bridge);
|
|
|
|
return -ENODEV;
|
|
|
|
}
|
|
|
|
|
2010-04-19 23:34:20 -07:00
|
|
|
if (!bridge->driver) {
|
|
|
|
if (cap_ptr)
|
|
|
|
dev_warn(&pdev->dev, "can't find bridge device (chip_id: %04x)\n",
|
|
|
|
intel_agp_chipsets[i].gmch_chip_id);
|
|
|
|
agp_put_bridge(bridge);
|
|
|
|
return -ENODEV;
|
|
|
|
}
|
|
|
|
|
2005-04-16 15:20:36 -07:00
|
|
|
bridge->dev = pdev;
|
2010-04-13 15:29:55 -07:00
|
|
|
bridge->dev_private_data = NULL;
|
2005-04-16 15:20:36 -07:00
|
|
|
|
2008-07-30 12:26:51 -07:00
|
|
|
dev_info(&pdev->dev, "Intel %s Chipset\n", intel_agp_chipsets[i].name);
|
2005-04-16 15:20:36 -07:00
|
|
|
|
2010-08-03 08:42:34 -07:00
|
|
|
/*
|
|
|
|
* If the device has not been properly setup, the following will catch
|
|
|
|
* the problem and should stop the system from crashing.
|
|
|
|
* 20030610 - hamish@zot.org
|
|
|
|
*/
|
|
|
|
if (pci_enable_device(pdev)) {
|
|
|
|
dev_err(&pdev->dev, "can't enable PCI device\n");
|
|
|
|
agp_put_bridge(bridge);
|
|
|
|
return -ENODEV;
|
|
|
|
}
|
|
|
|
|
2005-04-16 15:20:36 -07:00
|
|
|
/*
|
|
|
|
* The following fixes the case where the BIOS has "forgotten" to
|
|
|
|
* provide an address range for the GART.
|
|
|
|
* 20030610 - hamish@zot.org
|
|
|
|
*/
|
|
|
|
r = &pdev->resource[0];
|
|
|
|
if (!r->start && r->end) {
|
2006-02-27 22:54:25 -07:00
|
|
|
if (pci_assign_resource(pdev, 0)) {
|
2008-07-30 12:26:51 -07:00
|
|
|
dev_err(&pdev->dev, "can't assign resource 0\n");
|
2005-04-16 15:20:36 -07:00
|
|
|
agp_put_bridge(bridge);
|
|
|
|
return -ENODEV;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Fill in the mode register */
|
|
|
|
if (cap_ptr) {
|
|
|
|
pci_read_config_dword(pdev,
|
|
|
|
bridge->capndx+PCI_AGP_STATUS,
|
|
|
|
&bridge->mode);
|
|
|
|
}
|
|
|
|
|
2010-04-13 15:29:55 -07:00
|
|
|
found_gmch:
|
2005-04-16 15:20:36 -07:00
|
|
|
pci_set_drvdata(pdev, bridge);
|
2010-02-22 23:05:24 -07:00
|
|
|
err = agp_add_bridge(bridge);
|
|
|
|
if (!err)
|
|
|
|
intel_agp_enabled = 1;
|
|
|
|
return err;
|
2005-04-16 15:20:36 -07:00
|
|
|
}
|
|
|
|
|
|
|
|
static void __devexit agp_intel_remove(struct pci_dev *pdev)
|
|
|
|
{
|
|
|
|
struct agp_bridge_data *bridge = pci_get_drvdata(pdev);
|
|
|
|
|
|
|
|
agp_remove_bridge(bridge);
|
|
|
|
|
2007-05-29 18:40:46 -07:00
|
|
|
if (intel_private.pcidev)
|
|
|
|
pci_dev_put(intel_private.pcidev);
|
2005-04-16 15:20:36 -07:00
|
|
|
|
|
|
|
agp_put_bridge(bridge);
|
|
|
|
}
|
|
|
|
|
2006-08-11 15:02:02 -07:00
|
|
|
#ifdef CONFIG_PM
|
2005-04-16 15:20:36 -07:00
|
|
|
static int agp_intel_resume(struct pci_dev *pdev)
|
|
|
|
{
|
|
|
|
struct agp_bridge_data *bridge = pci_get_drvdata(pdev);
|
2008-07-30 22:48:07 -07:00
|
|
|
int ret_val;
|
2005-04-16 15:20:36 -07:00
|
|
|
|
2010-04-13 15:29:53 -07:00
|
|
|
bridge->driver->configure();
|
2005-04-16 15:20:36 -07:00
|
|
|
|
2008-07-30 22:48:07 -07:00
|
|
|
ret_val = agp_rebind_memory();
|
|
|
|
if (ret_val != 0)
|
|
|
|
return ret_val;
|
|
|
|
|
2005-04-16 15:20:36 -07:00
|
|
|
return 0;
|
|
|
|
}
|
2006-08-11 15:02:02 -07:00
|
|
|
#endif
|
2005-04-16 15:20:36 -07:00
|
|
|
|
|
|
|
static struct pci_device_id agp_intel_pci_table[] = {
|
|
|
|
#define ID(x) \
|
|
|
|
{ \
|
|
|
|
.class = (PCI_CLASS_BRIDGE_HOST << 8), \
|
|
|
|
.class_mask = ~0, \
|
|
|
|
.vendor = PCI_VENDOR_ID_INTEL, \
|
|
|
|
.device = x, \
|
|
|
|
.subvendor = PCI_ANY_ID, \
|
|
|
|
.subdevice = PCI_ANY_ID, \
|
|
|
|
}
|
|
|
|
ID(PCI_DEVICE_ID_INTEL_82443LX_0),
|
|
|
|
ID(PCI_DEVICE_ID_INTEL_82443BX_0),
|
|
|
|
ID(PCI_DEVICE_ID_INTEL_82443GX_0),
|
|
|
|
ID(PCI_DEVICE_ID_INTEL_82810_MC1),
|
|
|
|
ID(PCI_DEVICE_ID_INTEL_82810_MC3),
|
|
|
|
ID(PCI_DEVICE_ID_INTEL_82810E_MC),
|
|
|
|
ID(PCI_DEVICE_ID_INTEL_82815_MC),
|
|
|
|
ID(PCI_DEVICE_ID_INTEL_82820_HB),
|
|
|
|
ID(PCI_DEVICE_ID_INTEL_82820_UP_HB),
|
|
|
|
ID(PCI_DEVICE_ID_INTEL_82830_HB),
|
|
|
|
ID(PCI_DEVICE_ID_INTEL_82840_HB),
|
|
|
|
ID(PCI_DEVICE_ID_INTEL_82845_HB),
|
|
|
|
ID(PCI_DEVICE_ID_INTEL_82845G_HB),
|
|
|
|
ID(PCI_DEVICE_ID_INTEL_82850_HB),
|
2009-04-13 14:40:10 -07:00
|
|
|
ID(PCI_DEVICE_ID_INTEL_82854_HB),
|
2005-04-16 15:20:36 -07:00
|
|
|
ID(PCI_DEVICE_ID_INTEL_82855PM_HB),
|
|
|
|
ID(PCI_DEVICE_ID_INTEL_82855GM_HB),
|
|
|
|
ID(PCI_DEVICE_ID_INTEL_82860_HB),
|
|
|
|
ID(PCI_DEVICE_ID_INTEL_82865_HB),
|
|
|
|
ID(PCI_DEVICE_ID_INTEL_82875_HB),
|
|
|
|
ID(PCI_DEVICE_ID_INTEL_7505_0),
|
|
|
|
ID(PCI_DEVICE_ID_INTEL_7205_0),
|
2008-01-23 17:34:09 -07:00
|
|
|
ID(PCI_DEVICE_ID_INTEL_E7221_HB),
|
2005-04-16 15:20:36 -07:00
|
|
|
ID(PCI_DEVICE_ID_INTEL_82915G_HB),
|
|
|
|
ID(PCI_DEVICE_ID_INTEL_82915GM_HB),
|
2005-05-31 11:50:49 -07:00
|
|
|
ID(PCI_DEVICE_ID_INTEL_82945G_HB),
|
2006-01-19 07:08:40 -07:00
|
|
|
ID(PCI_DEVICE_ID_INTEL_82945GM_HB),
|
2007-07-25 18:18:09 -07:00
|
|
|
ID(PCI_DEVICE_ID_INTEL_82945GME_HB),
|
2009-12-03 15:14:41 -07:00
|
|
|
ID(PCI_DEVICE_ID_INTEL_PINEVIEW_M_HB),
|
|
|
|
ID(PCI_DEVICE_ID_INTEL_PINEVIEW_HB),
|
2006-09-06 08:57:18 -07:00
|
|
|
ID(PCI_DEVICE_ID_INTEL_82946GZ_HB),
|
2008-01-22 22:49:26 -07:00
|
|
|
ID(PCI_DEVICE_ID_INTEL_82G35_HB),
|
2006-09-06 08:57:18 -07:00
|
|
|
ID(PCI_DEVICE_ID_INTEL_82965Q_HB),
|
|
|
|
ID(PCI_DEVICE_ID_INTEL_82965G_HB),
|
2007-04-08 17:51:36 -07:00
|
|
|
ID(PCI_DEVICE_ID_INTEL_82965GM_HB),
|
2007-07-25 18:18:09 -07:00
|
|
|
ID(PCI_DEVICE_ID_INTEL_82965GME_HB),
|
2007-06-05 20:16:25 -07:00
|
|
|
ID(PCI_DEVICE_ID_INTEL_G33_HB),
|
|
|
|
ID(PCI_DEVICE_ID_INTEL_Q35_HB),
|
|
|
|
ID(PCI_DEVICE_ID_INTEL_Q33_HB),
|
2008-07-30 12:26:50 -07:00
|
|
|
ID(PCI_DEVICE_ID_INTEL_GM45_HB),
|
2009-12-03 15:14:41 -07:00
|
|
|
ID(PCI_DEVICE_ID_INTEL_EAGLELAKE_HB),
|
2008-06-18 21:17:58 -07:00
|
|
|
ID(PCI_DEVICE_ID_INTEL_Q45_HB),
|
|
|
|
ID(PCI_DEVICE_ID_INTEL_G45_HB),
|
2008-11-16 23:39:00 -07:00
|
|
|
ID(PCI_DEVICE_ID_INTEL_G41_HB),
|
2009-09-07 09:59:58 -07:00
|
|
|
ID(PCI_DEVICE_ID_INTEL_B43_HB),
|
2009-12-03 15:14:41 -07:00
|
|
|
ID(PCI_DEVICE_ID_INTEL_IRONLAKE_D_HB),
|
|
|
|
ID(PCI_DEVICE_ID_INTEL_IRONLAKE_M_HB),
|
|
|
|
ID(PCI_DEVICE_ID_INTEL_IRONLAKE_MA_HB),
|
2009-12-07 21:03:47 -07:00
|
|
|
ID(PCI_DEVICE_ID_INTEL_IRONLAKE_MC2_HB),
|
2009-10-22 16:10:52 -07:00
|
|
|
ID(PCI_DEVICE_ID_INTEL_SANDYBRIDGE_HB),
|
2010-01-07 17:21:46 -07:00
|
|
|
ID(PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_HB),
|
2010-09-06 22:45:32 -07:00
|
|
|
ID(PCI_DEVICE_ID_INTEL_SANDYBRIDGE_S_HB),
|
2005-04-16 15:20:36 -07:00
|
|
|
{ }
|
|
|
|
};
|
|
|
|
|
|
|
|
MODULE_DEVICE_TABLE(pci, agp_intel_pci_table);
|
|
|
|
|
|
|
|
static struct pci_driver agp_intel_pci_driver = {
|
|
|
|
.name = "agpgart-intel",
|
|
|
|
.id_table = agp_intel_pci_table,
|
|
|
|
.probe = agp_intel_probe,
|
|
|
|
.remove = __devexit_p(agp_intel_remove),
|
2006-08-11 15:02:02 -07:00
|
|
|
#ifdef CONFIG_PM
|
2005-04-16 15:20:36 -07:00
|
|
|
.resume = agp_intel_resume,
|
2006-08-11 15:02:02 -07:00
|
|
|
#endif
|
2005-04-16 15:20:36 -07:00
|
|
|
};
|
|
|
|
|
|
|
|
static int __init agp_intel_init(void)
|
|
|
|
{
|
|
|
|
if (agp_off)
|
|
|
|
return -EINVAL;
|
|
|
|
return pci_register_driver(&agp_intel_pci_driver);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void __exit agp_intel_cleanup(void)
|
|
|
|
{
|
|
|
|
pci_unregister_driver(&agp_intel_pci_driver);
|
|
|
|
}
|
|
|
|
|
|
|
|
module_init(agp_intel_init);
|
|
|
|
module_exit(agp_intel_cleanup);
|
|
|
|
|
2008-10-20 10:31:45 -07:00
|
|
|
MODULE_AUTHOR("Dave Jones <davej@redhat.com>");
|
2005-04-16 15:20:36 -07:00
|
|
|
MODULE_LICENSE("GPL and additional rights");
|