2005-04-16 15:20:36 -07:00
|
|
|
/* The CPM2 internal interrupt controller. It is usually
|
|
|
|
* the only interrupt controller.
|
|
|
|
* There are two 32-bit registers (high/low) for up to 64
|
|
|
|
* possible interrupts.
|
|
|
|
*
|
|
|
|
* Now, the fun starts.....Interrupt Numbers DO NOT MAP
|
|
|
|
* in a simple arithmetic fashion to mask or pending registers.
|
|
|
|
* That is, interrupt 4 does not map to bit position 4.
|
|
|
|
* We create two tables, indexed by vector number, to indicate
|
|
|
|
* which register to use and which bit in the register to use.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <linux/stddef.h>
|
|
|
|
#include <linux/init.h>
|
|
|
|
#include <linux/sched.h>
|
|
|
|
#include <linux/signal.h>
|
|
|
|
#include <linux/irq.h>
|
|
|
|
|
|
|
|
#include <asm/immap_cpm2.h>
|
|
|
|
#include <asm/mpc8260.h>
|
|
|
|
|
|
|
|
#include "cpm2_pic.h"
|
|
|
|
|
|
|
|
static u_char irq_to_siureg[] = {
|
|
|
|
1, 1, 1, 1, 1, 1, 1, 1,
|
|
|
|
1, 1, 1, 1, 1, 1, 1, 1,
|
|
|
|
0, 0, 0, 0, 0, 0, 0, 0,
|
|
|
|
0, 0, 0, 0, 0, 0, 0, 0,
|
|
|
|
1, 1, 1, 1, 1, 1, 1, 1,
|
|
|
|
1, 1, 1, 1, 1, 1, 1, 1,
|
|
|
|
0, 0, 0, 0, 0, 0, 0, 0,
|
|
|
|
0, 0, 0, 0, 0, 0, 0, 0
|
|
|
|
};
|
|
|
|
|
|
|
|
/* bit numbers do not match the docs, these are precomputed so the bit for
|
|
|
|
* a given irq is (1 << irq_to_siubit[irq]) */
|
|
|
|
static u_char irq_to_siubit[] = {
|
|
|
|
0, 15, 14, 13, 12, 11, 10, 9,
|
|
|
|
8, 7, 6, 5, 4, 3, 2, 1,
|
2005-11-10 09:34:33 -07:00
|
|
|
2, 1, 0, 14, 13, 12, 11, 10,
|
2005-04-16 15:20:36 -07:00
|
|
|
9, 8, 7, 6, 5, 4, 3, 0,
|
|
|
|
31, 30, 29, 28, 27, 26, 25, 24,
|
|
|
|
23, 22, 21, 20, 19, 18, 17, 16,
|
|
|
|
16, 17, 18, 19, 20, 21, 22, 23,
|
|
|
|
24, 25, 26, 27, 28, 29, 30, 31,
|
|
|
|
};
|
|
|
|
|
|
|
|
static void cpm2_mask_irq(unsigned int irq_nr)
|
|
|
|
{
|
|
|
|
int bit, word;
|
|
|
|
volatile uint *simr;
|
|
|
|
|
|
|
|
irq_nr -= CPM_IRQ_OFFSET;
|
|
|
|
|
|
|
|
bit = irq_to_siubit[irq_nr];
|
|
|
|
word = irq_to_siureg[irq_nr];
|
|
|
|
|
|
|
|
simr = &(cpm2_immr->im_intctl.ic_simrh);
|
|
|
|
ppc_cached_irq_mask[word] &= ~(1 << bit);
|
|
|
|
simr[word] = ppc_cached_irq_mask[word];
|
|
|
|
}
|
|
|
|
|
|
|
|
static void cpm2_unmask_irq(unsigned int irq_nr)
|
|
|
|
{
|
|
|
|
int bit, word;
|
|
|
|
volatile uint *simr;
|
|
|
|
|
|
|
|
irq_nr -= CPM_IRQ_OFFSET;
|
|
|
|
|
|
|
|
bit = irq_to_siubit[irq_nr];
|
|
|
|
word = irq_to_siureg[irq_nr];
|
|
|
|
|
|
|
|
simr = &(cpm2_immr->im_intctl.ic_simrh);
|
|
|
|
ppc_cached_irq_mask[word] |= 1 << bit;
|
|
|
|
simr[word] = ppc_cached_irq_mask[word];
|
|
|
|
}
|
|
|
|
|
|
|
|
static void cpm2_mask_and_ack(unsigned int irq_nr)
|
|
|
|
{
|
|
|
|
int bit, word;
|
|
|
|
volatile uint *simr, *sipnr;
|
|
|
|
|
|
|
|
irq_nr -= CPM_IRQ_OFFSET;
|
|
|
|
|
|
|
|
bit = irq_to_siubit[irq_nr];
|
|
|
|
word = irq_to_siureg[irq_nr];
|
|
|
|
|
|
|
|
simr = &(cpm2_immr->im_intctl.ic_simrh);
|
|
|
|
sipnr = &(cpm2_immr->im_intctl.ic_sipnrh);
|
|
|
|
ppc_cached_irq_mask[word] &= ~(1 << bit);
|
|
|
|
simr[word] = ppc_cached_irq_mask[word];
|
|
|
|
sipnr[word] = 1 << bit;
|
|
|
|
}
|
|
|
|
|
|
|
|
static void cpm2_end_irq(unsigned int irq_nr)
|
|
|
|
{
|
|
|
|
int bit, word;
|
|
|
|
volatile uint *simr;
|
|
|
|
|
|
|
|
if (!(irq_desc[irq_nr].status & (IRQ_DISABLED|IRQ_INPROGRESS))
|
|
|
|
&& irq_desc[irq_nr].action) {
|
|
|
|
|
|
|
|
irq_nr -= CPM_IRQ_OFFSET;
|
|
|
|
bit = irq_to_siubit[irq_nr];
|
|
|
|
word = irq_to_siureg[irq_nr];
|
|
|
|
|
|
|
|
simr = &(cpm2_immr->im_intctl.ic_simrh);
|
|
|
|
ppc_cached_irq_mask[word] |= 1 << bit;
|
|
|
|
simr[word] = ppc_cached_irq_mask[word];
|
2005-05-01 08:58:42 -07:00
|
|
|
/*
|
|
|
|
* Work around large numbers of spurious IRQs on PowerPC 82xx
|
|
|
|
* systems.
|
|
|
|
*/
|
|
|
|
mb();
|
2005-04-16 15:20:36 -07:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
static struct hw_interrupt_type cpm2_pic = {
|
|
|
|
.typename = " CPM2 SIU ",
|
|
|
|
.enable = cpm2_unmask_irq,
|
|
|
|
.disable = cpm2_mask_irq,
|
|
|
|
.ack = cpm2_mask_and_ack,
|
|
|
|
.end = cpm2_end_irq,
|
|
|
|
};
|
|
|
|
|
2006-10-09 04:48:42 -07:00
|
|
|
int cpm2_get_irq(void)
|
2005-04-16 15:20:36 -07:00
|
|
|
{
|
|
|
|
int irq;
|
|
|
|
unsigned long bits;
|
|
|
|
|
|
|
|
/* For CPM2, read the SIVEC register and shift the bits down
|
|
|
|
* to get the irq number. */
|
|
|
|
bits = cpm2_immr->im_intctl.ic_sivec;
|
|
|
|
irq = bits >> 26;
|
|
|
|
|
|
|
|
if (irq == 0)
|
|
|
|
return(-1);
|
|
|
|
return irq+CPM_IRQ_OFFSET;
|
|
|
|
}
|
|
|
|
|
|
|
|
void cpm2_init_IRQ(void)
|
|
|
|
{
|
|
|
|
int i;
|
|
|
|
|
|
|
|
/* Clear the CPM IRQ controller, in case it has any bits set
|
|
|
|
* from the bootloader
|
|
|
|
*/
|
|
|
|
|
|
|
|
/* Mask out everything */
|
|
|
|
cpm2_immr->im_intctl.ic_simrh = 0x00000000;
|
|
|
|
cpm2_immr->im_intctl.ic_simrl = 0x00000000;
|
|
|
|
wmb();
|
|
|
|
|
|
|
|
/* Ack everything */
|
|
|
|
cpm2_immr->im_intctl.ic_sipnrh = 0xffffffff;
|
|
|
|
cpm2_immr->im_intctl.ic_sipnrl = 0xffffffff;
|
|
|
|
wmb();
|
|
|
|
|
|
|
|
/* Dummy read of the vector */
|
|
|
|
i = cpm2_immr->im_intctl.ic_sivec;
|
|
|
|
rmb();
|
|
|
|
|
|
|
|
/* Initialize the default interrupt mapping priorities,
|
|
|
|
* in case the boot rom changed something on us.
|
|
|
|
*/
|
|
|
|
cpm2_immr->im_intctl.ic_sicr = 0;
|
|
|
|
cpm2_immr->im_intctl.ic_scprrh = 0x05309770;
|
|
|
|
cpm2_immr->im_intctl.ic_scprrl = 0x05309770;
|
|
|
|
|
|
|
|
|
|
|
|
/* Enable chaining to OpenPIC, and make everything level
|
|
|
|
*/
|
|
|
|
for (i = 0; i < NR_CPM_INTS; i++) {
|
[PATCH] genirq: rename desc->handler to desc->chip
This patch-queue improves the generic IRQ layer to be truly generic, by adding
various abstractions and features to it, without impacting existing
functionality.
While the queue can be best described as "fix and improve everything in the
generic IRQ layer that we could think of", and thus it consists of many
smaller features and lots of cleanups, the one feature that stands out most is
the new 'irq chip' abstraction.
The irq-chip abstraction is about describing and coding and IRQ controller
driver by mapping its raw hardware capabilities [and quirks, if needed] in a
straightforward way, without having to think about "IRQ flow"
(level/edge/etc.) type of details.
This stands in contrast with the current 'irq-type' model of genirq
architectures, which 'mixes' raw hardware capabilities with 'flow' details.
The patchset supports both types of irq controller designs at once, and
converts i386 and x86_64 to the new irq-chip design.
As a bonus side-effect of the irq-chip approach, chained interrupt controllers
(master/slave PIC constructs, etc.) are now supported by design as well.
The end result of this patchset intends to be simpler architecture-level code
and more consolidation between architectures.
We reused many bits of code and many concepts from Russell King's ARM IRQ
layer, the merging of which was one of the motivations for this patchset.
This patch:
rename desc->handler to desc->chip.
Originally i did not want to do this, because it's a big patch. But having
both "desc->handler", "desc->handle_irq" and "action->handler" caused a
large degree of confusion and made the code appear alot less clean than it
truly is.
I have also attempted a dual approach as well by introducing a
desc->chip alias - but that just wasnt robust enough and broke
frequently.
So lets get over with this quickly. The conversion was done automatically
via scripts and converts all the code in the kernel.
This renaming patch is the first one amongst the patches, so that the
remaining patches can stay flexible and can be merged and split up
without having some big monolithic patch act as a merge barrier.
[akpm@osdl.org: build fix]
[akpm@osdl.org: another build fix]
Signed-off-by: Ingo Molnar <mingo@elte.hu>
Signed-off-by: Thomas Gleixner <tglx@linutronix.de>
Signed-off-by: Andrew Morton <akpm@osdl.org>
Signed-off-by: Linus Torvalds <torvalds@osdl.org>
2006-06-29 02:24:36 -07:00
|
|
|
irq_desc[i+CPM_IRQ_OFFSET].chip = &cpm2_pic;
|
2005-04-16 15:20:36 -07:00
|
|
|
irq_desc[i+CPM_IRQ_OFFSET].status |= IRQ_LEVEL;
|
|
|
|
}
|
|
|
|
}
|