2006-04-02 09:46:21 -07:00
|
|
|
/*
|
2008-03-12 23:47:21 -07:00
|
|
|
* linux/arch/arm/mach-omap1/timer32k.c
|
2006-04-02 09:46:21 -07:00
|
|
|
*
|
|
|
|
* OMAP 32K Timer
|
|
|
|
*
|
|
|
|
* Copyright (C) 2004 - 2005 Nokia Corporation
|
|
|
|
* Partial timer rewrite and additional dynamic tick timer support by
|
|
|
|
* Tony Lindgen <tony@atomide.com> and
|
|
|
|
* Tuukka Tikkanen <tuukka.tikkanen@elektrobit.com>
|
2006-06-26 16:16:12 -07:00
|
|
|
* OMAP Dual-mode timer framework support by Timo Teras
|
2006-04-02 09:46:21 -07:00
|
|
|
*
|
|
|
|
* MPU timer code based on the older MPU timer code for OMAP
|
|
|
|
* Copyright (C) 2000 RidgeRun, Inc.
|
|
|
|
* Author: Greg Lonnon <glonnon@ridgerun.com>
|
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or modify it
|
|
|
|
* under the terms of the GNU General Public License as published by the
|
|
|
|
* Free Software Foundation; either version 2 of the License, or (at your
|
|
|
|
* option) any later version.
|
|
|
|
*
|
|
|
|
* THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
|
|
|
|
* WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
|
|
|
|
* MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
|
|
|
|
* NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
|
|
|
|
* INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
|
|
|
|
* NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
|
|
|
|
* USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
|
|
|
|
* ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
|
|
|
|
* (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
|
|
|
|
* THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
|
|
|
|
*
|
|
|
|
* You should have received a copy of the GNU General Public License along
|
|
|
|
* with this program; if not, write to the Free Software Foundation, Inc.,
|
|
|
|
* 675 Mass Ave, Cambridge, MA 02139, USA.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <linux/kernel.h>
|
|
|
|
#include <linux/init.h>
|
|
|
|
#include <linux/delay.h>
|
|
|
|
#include <linux/interrupt.h>
|
|
|
|
#include <linux/sched.h>
|
|
|
|
#include <linux/spinlock.h>
|
|
|
|
#include <linux/err.h>
|
|
|
|
#include <linux/clk.h>
|
2007-03-08 12:32:19 -07:00
|
|
|
#include <linux/clocksource.h>
|
|
|
|
#include <linux/clockchips.h>
|
2008-09-06 04:10:45 -07:00
|
|
|
#include <linux/io.h>
|
2019-09-20 04:57:31 -07:00
|
|
|
#include <linux/sched_clock.h>
|
2006-04-02 09:46:21 -07:00
|
|
|
|
|
|
|
#include <asm/irq.h>
|
|
|
|
#include <asm/mach/irq.h>
|
|
|
|
#include <asm/mach/time.h>
|
2012-02-24 11:34:34 -07:00
|
|
|
|
2019-08-06 07:16:03 -07:00
|
|
|
#include "hardware.h"
|
2012-02-24 11:34:34 -07:00
|
|
|
#include "common.h"
|
|
|
|
|
2006-04-02 09:46:21 -07:00
|
|
|
/*
|
|
|
|
* ---------------------------------------------------------------------------
|
|
|
|
* 32KHz OS timer
|
|
|
|
*
|
|
|
|
* This currently works only on 16xx, as 1510 does not have the continuous
|
|
|
|
* 32KHz synchronous timer. The 32KHz synchronous timer is used to keep track
|
|
|
|
* of time in addition to the 32KHz OS timer. Using only the 32KHz OS timer
|
|
|
|
* on 1510 would be possible, but the timer would not be as accurate as
|
|
|
|
* with the 32KHz synchronized timer.
|
|
|
|
* ---------------------------------------------------------------------------
|
|
|
|
*/
|
|
|
|
|
|
|
|
/* 16xx specific defines */
|
|
|
|
#define OMAP1_32K_TIMER_BASE 0xfffb9000
|
ARM: OMAP: Make OMAP clocksource source selection using kernel param
Current OMAP code supports couple of clocksource options based
on compilation flag (CONFIG_OMAP_32K_TIMER). The 32KHz sync-timer
and a gptimer which can run on 32KHz or system clock (e.g 38.4 MHz).
So there can be 3 options -
1. 32KHz sync-timer
2. Sys_clock based (e.g 13/19.2/26/38.4 MHz) gptimer
3. 32KHz based gptimer.
The optional gptimer based clocksource was added so that it can
give the high precision than sync-timer, so expected usage was 2
and not 3.
Unfortunately option 2, clocksource doesn't meet the requirement of
free-running clock as per clocksource need. It stops in low power states
when sys_clock is cut. That makes gptimer based clocksource option
useless for OMAP2/3/4 devices with sys_clock as a clock input.
So, in order to use option 2, deeper idle state MUST be disabled.
Option 3 will still work but it is no better than 32K sync-timer
based clocksource.
We must support both sync timer and gptimer based clocksource as
some OMAP based derivative SoCs like AM33XX does not have the
sync timer.
Considering above, make sync-timer and gptimer clocksource runtime
selectable so that both OMAP and AMXXXX continue to use the same code.
And, in order to precisely configure/setup sched_clock for given
clocksource, decision has to be made early enough in boot sequence.
So, the solution is,
Use standard kernel parameter ("clocksource=") to override
default 32k_sync-timer, in addition to this, we also use hwmod database
lookup mechanism, through which at run-time we can identify availability
of 32k-sync timer on the device, else fall back to gptimer.
Also, moved low-level SoC specific init code to respective files,
(mach-omap1/timer32k.c and mach-omap2/timer.c)
Signed-off-by: Vaibhav Hiremath <hvaibhav@ti.com>
Signed-off-by: Felipe Balbi <balbi@ti.com>
Reviewed-by: Santosh Shilimkar <santosh.shilimkar@ti.com>
Acked-by: Kevin Hilman <khilman@ti.com>
Tested-by: Kevin Hilman <khilman@ti.com>
Cc: Benoit Cousson <b-cousson@ti.com>
Cc: Paul Walmsley <paul@pwsan.com>
Cc: Tarun Kanti DebBarma <tarun.kanti@ti.com>
Cc: Ming Lei <tom.leiming@gmail.com>
Signed-off-by: Tony Lindgren <tony@atomide.com>
2012-05-09 10:07:05 -07:00
|
|
|
#define OMAP1_32KSYNC_TIMER_BASE 0xfffbc400
|
2006-04-02 09:46:21 -07:00
|
|
|
#define OMAP1_32K_TIMER_CR 0x08
|
|
|
|
#define OMAP1_32K_TIMER_TVR 0x00
|
|
|
|
#define OMAP1_32K_TIMER_TCR 0x04
|
|
|
|
|
2007-03-08 12:32:19 -07:00
|
|
|
#define OMAP_32K_TICKS_PER_SEC (32768)
|
2006-04-02 09:46:21 -07:00
|
|
|
|
|
|
|
/*
|
|
|
|
* TRM says 1 / HZ = ( TVR + 1) / 32768, so TRV = (32768 / HZ) - 1
|
|
|
|
* so with HZ = 128, TVR = 255.
|
|
|
|
*/
|
2007-03-08 12:32:19 -07:00
|
|
|
#define OMAP_32K_TIMER_TICK_PERIOD ((OMAP_32K_TICKS_PER_SEC / HZ) - 1)
|
2006-04-02 09:46:21 -07:00
|
|
|
|
|
|
|
#define JIFFIES_TO_HW_TICKS(nr_jiffies, clock_rate) \
|
|
|
|
(((nr_jiffies) * (clock_rate)) / HZ)
|
|
|
|
|
|
|
|
static inline void omap_32k_timer_write(int val, int reg)
|
|
|
|
{
|
2006-06-26 16:16:12 -07:00
|
|
|
omap_writew(val, OMAP1_32K_TIMER_BASE + reg);
|
2006-04-02 09:46:21 -07:00
|
|
|
}
|
|
|
|
|
2006-06-26 16:16:12 -07:00
|
|
|
static inline void omap_32k_timer_start(unsigned long load_val)
|
|
|
|
{
|
2006-09-25 02:41:21 -07:00
|
|
|
if (!load_val)
|
|
|
|
load_val = 1;
|
2006-06-26 16:16:12 -07:00
|
|
|
omap_32k_timer_write(load_val, OMAP1_32K_TIMER_TVR);
|
|
|
|
omap_32k_timer_write(0x0f, OMAP1_32K_TIMER_CR);
|
2006-04-02 09:46:21 -07:00
|
|
|
}
|
|
|
|
|
2006-06-26 16:16:12 -07:00
|
|
|
static inline void omap_32k_timer_stop(void)
|
2006-04-02 09:46:21 -07:00
|
|
|
{
|
2006-06-26 16:16:12 -07:00
|
|
|
omap_32k_timer_write(0x0, OMAP1_32K_TIMER_CR);
|
2006-04-02 09:46:21 -07:00
|
|
|
}
|
|
|
|
|
2006-06-26 16:16:12 -07:00
|
|
|
#define omap_32k_timer_ack_irq()
|
|
|
|
|
2008-03-12 23:47:21 -07:00
|
|
|
static int omap_32k_timer_set_next_event(unsigned long delta,
|
|
|
|
struct clock_event_device *dev)
|
|
|
|
{
|
|
|
|
omap_32k_timer_start(delta);
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2015-02-27 01:09:52 -07:00
|
|
|
static int omap_32k_timer_shutdown(struct clock_event_device *evt)
|
2007-03-08 12:32:19 -07:00
|
|
|
{
|
2007-05-16 08:52:05 -07:00
|
|
|
omap_32k_timer_stop();
|
2015-02-27 01:09:52 -07:00
|
|
|
return 0;
|
|
|
|
}
|
2007-05-16 08:52:05 -07:00
|
|
|
|
2015-02-27 01:09:52 -07:00
|
|
|
static int omap_32k_timer_set_periodic(struct clock_event_device *evt)
|
|
|
|
{
|
|
|
|
omap_32k_timer_stop();
|
|
|
|
omap_32k_timer_start(OMAP_32K_TIMER_TICK_PERIOD);
|
|
|
|
return 0;
|
2007-03-08 12:32:19 -07:00
|
|
|
}
|
|
|
|
|
|
|
|
static struct clock_event_device clockevent_32k_timer = {
|
2015-02-27 01:09:52 -07:00
|
|
|
.name = "32k-timer",
|
|
|
|
.features = CLOCK_EVT_FEAT_PERIODIC |
|
|
|
|
CLOCK_EVT_FEAT_ONESHOT,
|
|
|
|
.set_next_event = omap_32k_timer_set_next_event,
|
|
|
|
.set_state_shutdown = omap_32k_timer_shutdown,
|
|
|
|
.set_state_periodic = omap_32k_timer_set_periodic,
|
|
|
|
.set_state_oneshot = omap_32k_timer_shutdown,
|
|
|
|
.tick_resume = omap_32k_timer_shutdown,
|
2007-03-08 12:32:19 -07:00
|
|
|
};
|
|
|
|
|
2006-10-06 10:53:39 -07:00
|
|
|
static irqreturn_t omap_32k_timer_interrupt(int irq, void *dev_id)
|
2006-09-25 02:41:40 -07:00
|
|
|
{
|
2007-03-08 12:32:19 -07:00
|
|
|
struct clock_event_device *evt = &clockevent_32k_timer;
|
|
|
|
omap_32k_timer_ack_irq();
|
2006-09-25 02:41:40 -07:00
|
|
|
|
2007-03-08 12:32:19 -07:00
|
|
|
evt->event_handler(evt);
|
2006-04-02 09:46:21 -07:00
|
|
|
|
|
|
|
return IRQ_HANDLED;
|
|
|
|
}
|
|
|
|
|
|
|
|
static __init void omap_init_32k_timer(void)
|
|
|
|
{
|
2020-03-01 05:19:44 -07:00
|
|
|
if (request_irq(INT_OS_TIMER, omap_32k_timer_interrupt,
|
|
|
|
IRQF_TIMER | IRQF_IRQPOLL, "32KHz timer", NULL))
|
|
|
|
pr_err("Failed to request irq %d(32KHz timer)\n", INT_OS_TIMER);
|
2008-03-12 23:47:21 -07:00
|
|
|
|
2008-12-13 03:50:26 -07:00
|
|
|
clockevent_32k_timer.cpumask = cpumask_of(0);
|
2013-01-12 04:50:05 -07:00
|
|
|
clockevents_config_and_register(&clockevent_32k_timer,
|
|
|
|
OMAP_32K_TICKS_PER_SEC, 1, 0xfffffffe);
|
2006-04-02 09:46:21 -07:00
|
|
|
}
|
|
|
|
|
2019-09-20 04:57:31 -07:00
|
|
|
/* OMAP2_32KSYNCNT_CR_OFF: offset of 32ksync counter register */
|
|
|
|
#define OMAP2_32KSYNCNT_REV_OFF 0x0
|
|
|
|
#define OMAP2_32KSYNCNT_REV_SCHEME (0x3 << 30)
|
|
|
|
#define OMAP2_32KSYNCNT_CR_OFF_LOW 0x10
|
|
|
|
#define OMAP2_32KSYNCNT_CR_OFF_HIGH 0x30
|
|
|
|
|
|
|
|
/*
|
|
|
|
* 32KHz clocksource ... always available, on pretty most chips except
|
|
|
|
* OMAP 730 and 1510. Other timers could be used as clocksources, with
|
|
|
|
* higher resolution in free-running counter modes (e.g. 12 MHz xtal),
|
|
|
|
* but systems won't necessarily want to spend resources that way.
|
|
|
|
*/
|
|
|
|
static void __iomem *sync32k_cnt_reg;
|
|
|
|
|
|
|
|
static u64 notrace omap_32k_read_sched_clock(void)
|
|
|
|
{
|
|
|
|
return sync32k_cnt_reg ? readl_relaxed(sync32k_cnt_reg) : 0;
|
|
|
|
}
|
|
|
|
|
2023-10-06 17:16:03 -07:00
|
|
|
static struct timespec64 persistent_ts;
|
|
|
|
static cycles_t cycles;
|
|
|
|
static unsigned int persistent_mult, persistent_shift;
|
|
|
|
|
2019-09-20 04:57:31 -07:00
|
|
|
/**
|
|
|
|
* omap_read_persistent_clock64 - Return time from a persistent clock.
|
2023-10-06 17:16:03 -07:00
|
|
|
* @ts: &struct timespec64 for the returned time
|
2019-09-20 04:57:31 -07:00
|
|
|
*
|
|
|
|
* Reads the time from a source which isn't disabled during PM, the
|
|
|
|
* 32k sync timer. Convert the cycles elapsed since last read into
|
|
|
|
* nsecs and adds to a monotonically increasing timespec64.
|
|
|
|
*/
|
|
|
|
static void omap_read_persistent_clock64(struct timespec64 *ts)
|
|
|
|
{
|
|
|
|
unsigned long long nsecs;
|
|
|
|
cycles_t last_cycles;
|
|
|
|
|
|
|
|
last_cycles = cycles;
|
|
|
|
cycles = sync32k_cnt_reg ? readl_relaxed(sync32k_cnt_reg) : 0;
|
|
|
|
|
|
|
|
nsecs = clocksource_cyc2ns(cycles - last_cycles,
|
|
|
|
persistent_mult, persistent_shift);
|
|
|
|
|
|
|
|
timespec64_add_ns(&persistent_ts, nsecs);
|
|
|
|
|
|
|
|
*ts = persistent_ts;
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* omap_init_clocksource_32k - setup and register counter 32k as a
|
|
|
|
* kernel clocksource
|
2023-10-06 17:16:03 -07:00
|
|
|
* @vbase: base addr of counter_32k module
|
2019-09-20 04:57:31 -07:00
|
|
|
*
|
2023-10-06 17:16:03 -07:00
|
|
|
* Returns: %0 upon success or negative error code upon failure.
|
2019-09-20 04:57:31 -07:00
|
|
|
*
|
|
|
|
*/
|
2022-04-28 02:11:35 -07:00
|
|
|
static int __init omap_init_clocksource_32k(void __iomem *vbase)
|
2019-09-20 04:57:31 -07:00
|
|
|
{
|
|
|
|
int ret;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* 32k sync Counter IP register offsets vary between the
|
|
|
|
* highlander version and the legacy ones.
|
|
|
|
* The 'SCHEME' bits(30-31) of the revision register is used
|
|
|
|
* to identify the version.
|
|
|
|
*/
|
|
|
|
if (readl_relaxed(vbase + OMAP2_32KSYNCNT_REV_OFF) &
|
|
|
|
OMAP2_32KSYNCNT_REV_SCHEME)
|
|
|
|
sync32k_cnt_reg = vbase + OMAP2_32KSYNCNT_CR_OFF_HIGH;
|
|
|
|
else
|
|
|
|
sync32k_cnt_reg = vbase + OMAP2_32KSYNCNT_CR_OFF_LOW;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* 120000 rough estimate from the calculations in
|
|
|
|
* __clocksource_update_freq_scale.
|
|
|
|
*/
|
|
|
|
clocks_calc_mult_shift(&persistent_mult, &persistent_shift,
|
|
|
|
32768, NSEC_PER_SEC, 120000);
|
|
|
|
|
|
|
|
ret = clocksource_mmio_init(sync32k_cnt_reg, "32k_counter", 32768,
|
|
|
|
250, 32, clocksource_mmio_readl_up);
|
|
|
|
if (ret) {
|
|
|
|
pr_err("32k_counter: can't register clocksource\n");
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
|
|
|
sched_clock_register(omap_32k_read_sched_clock, 32, 32768);
|
|
|
|
register_persistent_clock(omap_read_persistent_clock64);
|
|
|
|
pr_info("OMAP clocksource: 32k_counter at 32768 Hz\n");
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2006-04-02 09:46:21 -07:00
|
|
|
/*
|
|
|
|
* ---------------------------------------------------------------------------
|
|
|
|
* Timer initialization
|
|
|
|
* ---------------------------------------------------------------------------
|
|
|
|
*/
|
2012-05-09 10:07:05 -07:00
|
|
|
int __init omap_32k_timer_init(void)
|
2006-04-02 09:46:21 -07:00
|
|
|
{
|
2012-05-09 10:07:05 -07:00
|
|
|
int ret = -ENODEV;
|
2006-04-02 09:46:21 -07:00
|
|
|
|
ARM: OMAP: Make OMAP clocksource source selection using kernel param
Current OMAP code supports couple of clocksource options based
on compilation flag (CONFIG_OMAP_32K_TIMER). The 32KHz sync-timer
and a gptimer which can run on 32KHz or system clock (e.g 38.4 MHz).
So there can be 3 options -
1. 32KHz sync-timer
2. Sys_clock based (e.g 13/19.2/26/38.4 MHz) gptimer
3. 32KHz based gptimer.
The optional gptimer based clocksource was added so that it can
give the high precision than sync-timer, so expected usage was 2
and not 3.
Unfortunately option 2, clocksource doesn't meet the requirement of
free-running clock as per clocksource need. It stops in low power states
when sys_clock is cut. That makes gptimer based clocksource option
useless for OMAP2/3/4 devices with sys_clock as a clock input.
So, in order to use option 2, deeper idle state MUST be disabled.
Option 3 will still work but it is no better than 32K sync-timer
based clocksource.
We must support both sync timer and gptimer based clocksource as
some OMAP based derivative SoCs like AM33XX does not have the
sync timer.
Considering above, make sync-timer and gptimer clocksource runtime
selectable so that both OMAP and AMXXXX continue to use the same code.
And, in order to precisely configure/setup sched_clock for given
clocksource, decision has to be made early enough in boot sequence.
So, the solution is,
Use standard kernel parameter ("clocksource=") to override
default 32k_sync-timer, in addition to this, we also use hwmod database
lookup mechanism, through which at run-time we can identify availability
of 32k-sync timer on the device, else fall back to gptimer.
Also, moved low-level SoC specific init code to respective files,
(mach-omap1/timer32k.c and mach-omap2/timer.c)
Signed-off-by: Vaibhav Hiremath <hvaibhav@ti.com>
Signed-off-by: Felipe Balbi <balbi@ti.com>
Reviewed-by: Santosh Shilimkar <santosh.shilimkar@ti.com>
Acked-by: Kevin Hilman <khilman@ti.com>
Tested-by: Kevin Hilman <khilman@ti.com>
Cc: Benoit Cousson <b-cousson@ti.com>
Cc: Paul Walmsley <paul@pwsan.com>
Cc: Tarun Kanti DebBarma <tarun.kanti@ti.com>
Cc: Ming Lei <tom.leiming@gmail.com>
Signed-off-by: Tony Lindgren <tony@atomide.com>
2012-05-09 10:07:05 -07:00
|
|
|
if (cpu_is_omap16xx()) {
|
|
|
|
void __iomem *base;
|
|
|
|
struct clk *sync32k_ick;
|
|
|
|
|
|
|
|
base = ioremap(OMAP1_32KSYNC_TIMER_BASE, SZ_1K);
|
|
|
|
if (!base) {
|
|
|
|
pr_err("32k_counter: failed to map base addr\n");
|
|
|
|
return -ENODEV;
|
|
|
|
}
|
|
|
|
|
|
|
|
sync32k_ick = clk_get(NULL, "omap_32ksync_ick");
|
|
|
|
if (!IS_ERR(sync32k_ick))
|
2022-04-02 12:51:55 -07:00
|
|
|
clk_prepare_enable(sync32k_ick);
|
ARM: OMAP: Make OMAP clocksource source selection using kernel param
Current OMAP code supports couple of clocksource options based
on compilation flag (CONFIG_OMAP_32K_TIMER). The 32KHz sync-timer
and a gptimer which can run on 32KHz or system clock (e.g 38.4 MHz).
So there can be 3 options -
1. 32KHz sync-timer
2. Sys_clock based (e.g 13/19.2/26/38.4 MHz) gptimer
3. 32KHz based gptimer.
The optional gptimer based clocksource was added so that it can
give the high precision than sync-timer, so expected usage was 2
and not 3.
Unfortunately option 2, clocksource doesn't meet the requirement of
free-running clock as per clocksource need. It stops in low power states
when sys_clock is cut. That makes gptimer based clocksource option
useless for OMAP2/3/4 devices with sys_clock as a clock input.
So, in order to use option 2, deeper idle state MUST be disabled.
Option 3 will still work but it is no better than 32K sync-timer
based clocksource.
We must support both sync timer and gptimer based clocksource as
some OMAP based derivative SoCs like AM33XX does not have the
sync timer.
Considering above, make sync-timer and gptimer clocksource runtime
selectable so that both OMAP and AMXXXX continue to use the same code.
And, in order to precisely configure/setup sched_clock for given
clocksource, decision has to be made early enough in boot sequence.
So, the solution is,
Use standard kernel parameter ("clocksource=") to override
default 32k_sync-timer, in addition to this, we also use hwmod database
lookup mechanism, through which at run-time we can identify availability
of 32k-sync timer on the device, else fall back to gptimer.
Also, moved low-level SoC specific init code to respective files,
(mach-omap1/timer32k.c and mach-omap2/timer.c)
Signed-off-by: Vaibhav Hiremath <hvaibhav@ti.com>
Signed-off-by: Felipe Balbi <balbi@ti.com>
Reviewed-by: Santosh Shilimkar <santosh.shilimkar@ti.com>
Acked-by: Kevin Hilman <khilman@ti.com>
Tested-by: Kevin Hilman <khilman@ti.com>
Cc: Benoit Cousson <b-cousson@ti.com>
Cc: Paul Walmsley <paul@pwsan.com>
Cc: Tarun Kanti DebBarma <tarun.kanti@ti.com>
Cc: Ming Lei <tom.leiming@gmail.com>
Signed-off-by: Tony Lindgren <tony@atomide.com>
2012-05-09 10:07:05 -07:00
|
|
|
|
|
|
|
ret = omap_init_clocksource_32k(base);
|
|
|
|
}
|
2012-05-09 10:07:05 -07:00
|
|
|
|
|
|
|
if (!ret)
|
|
|
|
omap_init_32k_timer();
|
|
|
|
|
|
|
|
return ret;
|
2011-01-18 13:42:23 -07:00
|
|
|
}
|